## **Features** - Bluetooth® v4.0 specification - 8dBm Bluetooth low energy maximum TX output power - -92dBm typical Bluetooth low energy RX sensitivity - Support for Bluetooth v4.0 specification host stack including ATT, GATT, SMP, L2CAP, GAP - RSSI monitoring for proximity applications - 32kHz and 16MHz crystal or system clock - Switch-mode power supply and linear regulators - 10-bit ADC - 12 digital PIOs - 3 analogue AlOs - UART - I<sup>2</sup>C / SPI for EEPROM / flash memory ICs and peripherals - Debug SPI - 3 PWM modules - Wake-up interrupt - 64KB RAM and 64KB ROM - Watchdog timer - QFN 32-lead, 5 x 5 x 0.6mm, 0.5mm pitch # **General Description** The CSR1000 QFN is a product from the CSR µEnergy platform. CSR µEnergy is CSR's first single-mode Bluetooth low energy solution. CSR µEnergy enables ultra low-power connectivity and basic data transfer for applications previously limited by the power consumption, size constraints and complexity of other wireless standards. The CSR µEnergy platform provides everything required to create a Bluetooth low energy product with RF, baseband, MCU, qualified Bluetooth v4.0 stack, and customer application running on a single chip. CSR is the industry leader for Bluetooth low energy. Bluetooth low energy enables the transfer of simple data sets between compact devices opening up a completely new class of Bluetooth applications such as watches, TV remote controls, medical sensors and fitness trainers. # BlueCore® CSR1000™ QFN Bluetooth low energy Single-mode Chip CSR µEnergy™ **Advance Information** CSR1000A03 Issue 6 # **Applications** Building an ecosystem using Bluetooth low energy Bluetooth low energy takes less time to make a connection than conventional Bluetooth and consumes approximately 20 times less power than Bluetooth Basic Rate. CSR1000 QFN supports profiles for sensors, watches, HIDs and time synchronisation. Typical Bluetooth low energy applications: - Sports and fitness - Healthcare - Home entertainment - Office and mobile accessories - Automotive - Commercial - Watches - Human interface devices ## **Device Details** #### Bluetooth Radio - On-chip balun (50Ω impedance in TX and RX modes) - No external trimming is required in production - Bluetooth v4.0 specification compliant #### **Bluetooth Transmitter** - 8dBm RF transmit power with level control from integrated 6-bit DAC over a dynamic range >30dB - No external power amplifier or TX/RX switch required #### **Bluetooth Receiver** - -92dBm typical sensitivity - Integrated channel filters - Digital demodulator for improved sensitivity and cochannel rejection - Fast AGC for enhanced dynamic range #### **Synthesiser** Fully integrated synthesiser requires no external VCO varactor diode, resonator or loop filter #### **Baseband and Software** Hardware MAC for all packet types enables packet handling without the need to involve the MCU #### **Physical Interfaces** - SPI master interface - SPI programming and debug interface - |2C - Digital PIOs - Analogue AlOs ### **Auxiliary Features** - Battery monitor - Power management features include software shutdown and hardware wake-up - CSR1000 QFN can run in low power modes from an external 32.768kHz clock signal - Integrated linear regulators - Integrated switch-mode power supply - Power-on-reset cell detects low supply voltage #### **Bluetooth Stack** CSR's protocol stack runs on the integrated MCU: - Support for Bluetooth v4.0 specification features: - Master and slave operation - Including encryption - Software stack in firmware includes: - GAP - L2CAP - Security Manager - Attribute protocol - Attribute profile - Bluetooth low energy profile support #### **Package** ■ 32-lead 5 x 5 x 0.6mm, 0.5mm pitch QFN # Functional Block Diagram Figure: Functional Block Diagram # **Document History** | Revision | Date | Change Reason | | | | |----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | 15 MAR 10 | Original publication of this document. | | | | | 2 | 19 MAR 10 | Update to Example Application Schematic. | | | | | 3 | 22 DEC 10 | Jpdates to Package information, Example Application Schematic and Device Terminal Functions. Minor editorial changes. | | | | | 4 | 11 MAR 11 | Updates to RX sensitivity, Example Application Schematic, ESD specification, Development Kit order code and Document References. Bluetooth low energy master operation and CSR µEnergy added. ROM code changed from A02 to A03 and order code update. Green information update. | | | | | 5 | 18 MAR 11 | Update to features. | | | | | 6 | 01 APR 11 | Update to features and modes. If you have any comments about this document, email comments@csr.com giving the number, title and section with your feedback. | | | | ## Status Information The status of this Data Sheet is Advance Information. CSR Product Data Sheets progress according to the following format: #### **Advance Information** Information for designers concerning CSR product in development. All values specified are the target values of the design. Minimum and maximum values specified are only given as guidance to the final specification limits and must not be considered as the final values. All detailed specifications including pinouts and electrical specifications may be changed by CSR without notice. #### **Pre-production Information** Pinout and mechanical dimension specifications finalised. All values specified are the target values of the design. Minimum and maximum values specified are only given as guidance to the final specification limits and must not be considered as the final values. All electrical specifications may be changed by CSR without notice. #### Production Information Final Data Sheet including the guaranteed minimum and maximum limits for the electrical specifications. Production Data Sheets supersede all previous document versions. #### Life Support Policy and Use in Safety-critical Applications CSR's products are not authorised for use in life-support or safety-critical applications. Use in such applications is done at the sole discretion of the customer. CSR will not warrant the use of its devices in such applications. #### CSR Green Semiconductor Products and RoHS Compliance CSR1000 QFN devices meet the requirements of Directive 2002/95/EC of the European Parliament and of the Council on the Restriction of Hazardous Substance (RoHS). CSR1000 QFN devices are also free from halogenated or antimony trioxide-based flame retardants and other hazardous chemicals. For more information, see CSR's *Environmental Compliance Statement for CSR Green Semiconductor Products*. #### Trademarks, Patents and Licences Unless otherwise stated, words and logos marked with $^{\text{m}}$ or $^{\text{@}}$ are trademarks registered or owned by CSR plc or its affiliates. Bluetooth $^{\text{@}}$ and the Bluetooth $^{\text{@}}$ logos are trademarks owned by Bluetooth $^{\text{@}}$ SIG, Inc. and licensed to CSR. Other products, services and names used in this document may have been trademarked by their respective owners. The publication of this information does not imply that any license is granted under any patent or other rights owned by CSR plc and/or its affiliates. CSR reserves the right to make technical changes to its products as part of its development programme. While every care has been taken to ensure the accuracy of the contents of this document, CSR cannot accept responsibility for any errors. Refer to www.csrsupport.com for compliance and conformance to standards information. No statements or representations in this document are to be construed as advertising, marketing, or offering for sale in the United States imported covered products subject to the Cease and Desist Order issued by the U.S. International Trade Commission in its Investigation No. 337-TA-602. Such products include SiRFstarIII™ chips that operate with SiRF software that supports SiRFInstantFix™, and/or SiRFLoc® servers, or contains SyncFreeNav functionality. # Contents | | | ce Details | | |---|-------|--------------------------------------------------|------| | | | ctional Block Diagram | | | 1 | | kage Information | | | | 1.1 | Pinout Diagram | | | | 1.2 | Device Terminal Functions | | | | 1.3 | Package Dimensions | | | | 1.4 | PCB Design and Assembly Considerations | | | | 1.5 | Typical Solder Reflow Profile | | | 2 | Blue | tooth Modem | | | | 2.1 | RF Ports | | | | 2.2 | RF Receiver | | | | 375 | 2.2.1 Low Noise Amplifier | 13 | | | 175 | | | | | 2.3 | RF Transmitter | | | | | 2.3.1 IQ Modulator | 13 | | | | 2.3.2 Power Amplifier | 13 | | | 2.4 | Bluetooth Radio Synthesiser | | | | 2.5 | Baseband | 13 | | | | 2.5.1 Physical Layer Hardware Engine | 13 | | 3 | Cloc | k Generation | . 14 | | | 3.1 | Clock Architecture | . 14 | | | 3.2 | Crystal Oscillator: XTAL_16M_IN and XTAL_16M_OUT | 14 | | | | 3.2.1 Crystal Specification | 15 | | | | 3.2.2 Frequency Trim | 15 | | | 3.3 | Sleep Clock | 15 | | | | 3.3.1 Crystal Specification | | | 4 | Micro | ocontroller, Memory and Baseband Logic | | | - | 4.1 | System RAM | | | | 4.2 | Internal ROM | | | | 4.3 | Microcontroller | | | | 4.4 | Programmable I/O Ports, PIO and AIO | | | | 4.5 | LED Flasher / PWM Module | | | 5 | | al Interfaces | | | • | 5.1 | Application Interface | | | | 0.1 | 5.1.1 UART Interface | | | | 5.2 | I <sup>2</sup> C Interface | | | | 5.3 | SPI Master Interface | | | | 5.4 | Programming and Debug Interface | | | | 5.4 | | | | | | 5.4.1 Instruction Cycle | | | _ | D | 5.4.2 Multi-slave Operation | | | 6 | | er Control and Regulation | | | | 6.1 | Switch-mode Regulator | | | | 6.2 | Low-voltage VDD_DIG Linear Regulator | | | | 6.3 | Reset | | | | | 6.3.1 Digital Pin States on Reset | | | _ | _ | 6.3.2 Power-on Reset | | | 7 | | mple Application Schematic | | | 8 | | trical Characteristics | | | | 8.1 | Absolute Maximum Ratings | | | | 8.2 | Recommended Operating Conditions | 26 | | 8.3 | Input/Output Terminal Characteristics | 27 | |-------------|------------------------------------------------------------|----| | | 8.3.1 Switch-mode Regulator | | | | 8.3.2 Low-voltage Linear Regulator | | | | 8.3.3 Digital Terminals | | | | ESD Protection | | | | nt Consumption | | | | Green Semiconductor Products and RoHS Compliance | | | | 000 QFN Software Stack | | | | ing Information | | | 12.1 | CSR1000 QFN Development Kit Ordering Information | 34 | | 13 Tape | and Reel Information | 35 | | 13.1 | Tape Orientation | 35 | | 13.2 | Tape Dimensions | 36 | | 13.3 | Reel Information | 37 | | 13.4 | Moisture Sensitivity Level | 37 | | | ment References | | | Terms and | Definitions | 39 | | | 日注: 0155 | | | List of | Figures Device Pinout | | | | 135106023 | | | Figure 1.1 | Device Pinout | 8 | | Figure 3.1 | Clock Architecture | 14 | | Figure 3.2 | Crystal Driver Circuit | 14 | | Figure 3.3 | Sleep Clock Crystal Driver Circuit | 15 | | Figure 4.1 | Baseband Digits Block Diagram | 17 | | Figure 5.1 | Example of an I <sup>2</sup> C Interface EEPROM Connection | 20 | | Figure 5.2 | Memory Boot-up Sequence | 21 | | Figure 6.1 | Voltage Regulator Configuration | 23 | | Figure 7.1 | Example Application Schematic | 25 | | Figure 11.1 | Software Architecture | 33 | | Figure 13.1 | Tape Orientation | 35 | | Figure 13.2 | · | | | Figure 13.3 | Reel Dimensions | 37 | | | | | | List of | Tables | | | | | | | Table 3.1 | Crystal Specification | 15 | | Table 3.2 | Sleep Clock Specification | 16 | | Table 5.1 | Possible UART Settings | 19 | | Table 5.2 | SPI Master Serial Flash Memory Interface | 20 | | Table 5.3 | Instruction Cycle for a SPI Transaction | | | Table 6.1 | Pin States on Reset | 24 | | Table 6.2 | Power-on Reset | 24 | | Table 8.1 | ESD Handling Ratings | 29 | | Table 9.1 | Current Consumption | 30 | | Table 10.1 | Chemical Limits for Green Semiconductor Products | 31 | # 1 Package Information # 1.1 Pinout Diagram # Orientation from Top of Device 32 31 30 29 28 27 26 25 Figure 1.1: Device Pinout G-TW-0005350.4.2 # 1.2 Device Terminal Functions | Radio | Lead | Pad Type | Supply Domain | Description | |-------|------|----------|---------------|-----------------------------------| | RF | 7 | RF | VDD_RADIO | Bluetooth transmitter / receiver. | | Synthesiser and Oscillator | Lead | Pad Type | Supply Domain | Description | |--------------------------------------------------------------|------|--------------------------------|---------------|------------------------------| | XTAL_32K_OUT 2 Analogue VDD_BAT Drive for sleep clock crysta | | Drive for sleep clock crystal. | | | | XTAL_32K_IN 3 | | Analogue | VDD_BAT | 32.768kHz sleep clock input. | | XTAL_16M_OUT | 9 | Analogue | VDD_ANA | Drive for crystal. | | XTAL_16M_IN | 10 | Analogue | VDD_ANA | Reference clock input. | | I <sup>2</sup> C Interface | Lead | Pad Type | Supply Domain | Description | |----------------------------|------|-----------------------------------------------------|---------------|-------------------------------------------------------------------------------------------------| | I2C_SDA | 29 | Bidirectional, tristate, with weak internal pull-up | VDD_PADS | I <sup>2</sup> C data input / output or SPI serial flash data output (SF_DOUT) see Section 5.3. | | I2C_SCL | 28 | Input with weak internal pull-up | VDD_PADS | I <sup>2</sup> C clock or SPI serial flash clock output (SF_CLK) see Section 5.3. | | PIO Port | Lead | Pad Type | Supply Domain | Description | | |------------------------|------|----------------------------------------------------|---------------|---------------------------------------------------------------------------------|--| | PIO[11] | 25 | Bidirectional with | VDD_PADS | | | | PIO[10] | 24 | programmable<br>strength internal pull- | | Programmable I/O line. | | | PIO[9] | 23 | up/down | | | | | PIO[8] /<br>DEBUG_MISO | 22 | | VDD_PADS | Programmable I/O line or debug SPI<br>MISO selected by SPI_PIO#. | | | PIO[7] /<br>DEBUG_MOSI | 20 | Bidirectional with | | Programmable I/O line or debug SPI<br>MOSI selected by SPI_PIO# | | | PIO[6] /<br>DEBUG_CS# | 19 | programmable<br>strength internal pull-<br>up/down | | Programmable I/O line or debug SPI chip select (CS#) selected by SPI_PIO#. | | | PIO[5] /<br>DEBUG_CLK | 18 | | | Programmable I/O line or debug SPI<br>CLK selected by SPI_PIO#. | | | PIO[4] /<br>SF_CS# | 17 | Bidirectional with programmable | VDD_PADS | Programmable I/O line or SPI serial flash chip select (SF_CS#) see Section 5.3. | | | PIO[3] /<br>SF_DIN | 16 | strength internal pull-<br>up/down | | Programmable I/O line or SPI serial flash data (SF_DIN) input see Section 5.3. | | | PIO Port | Lead | Pad Type | Supply Domain | Description | | |---------------------|------|----------------------------------------------------------------|---------------|--------------------------------------------------|--| | PIO[2] | 27 | Bidirectional with programmable strength internal pull-up/down | VDD_PADS | Programmable I/O line or I <sup>2</sup> C power. | | | PIO[1] /<br>UART_RX | 15 | Bidirectional with programmable | VDD_PADS | Programmable I/O line or UART RX. | | | PIO[0] /<br>UART_TX | 14 | strength internal pull-<br>up/down | | Programmable I/O line or UART TX. | | | AIO[2] | 11 | 一心大 | 4技有的 | 及人人 | | | AIO[1] | 12 | Bidirectional analogue | VDD_AUX | Analogue programmable I/O line. | | | AIO[0] | 13 | 0755-8 | 333582 | 04 | | | Test and Debug | Lead | Pad Type | Supply Domain | Description | |----------------|------|--------------------------------------|---------------|--------------------------------| | SPI_PIO# | 26 | Input with strong internal pull-down | VDD_PADS | Selects SPI debug on PIO[8:5]. | | Wake-up | Lead | Pad Type | Supply Domain | Description | | |---------|------|---------------------------------------------------------------------|---------------|-------------------------|--| | WAKE | 4 | Input has no internal pull-up or pull-down, use external pull-down. | VDD_BAT | External interrupt pin. | | | Power Supplies and Control | Lead | Description | |----------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD_BAT | 1 | Battery input and regulator enable (active high). | | VDD_BAT_SMPS | 32 | Input to high-voltage switch-mode regulator. | | SMPS_LX | 31 | High-voltage switch-mode regulator output. | | VDD_CORE | 5, 30 | Positive supply for digital domain. | | VDD_PADS | 21 | Positive supply for all digital I/O ports PIO[11:0]. | | VDD_REG_IN | 6 | Positive supply for Bluetooth radio and digital linear regulator. | | VDD_XTAL | 8 | Leave unconnected. Note: Add connection to a 150nF decoupling capacitor to this pin, see Section 7. The decoupling capacitor is not fitted in normal operation. | | VSS | Exposed pad | Ground connections. | # 1.3 Package Dimensions # 1.4 PCB Design and Assembly Considerations This section lists recommendations to achieve maximum board-level reliability of the 5 x 5 x 0.6mm QFN 32-lead package: - NSMD lands (lands smaller than the solder mask aperture) are preferred, because of the greater accuracy of the metal definition process compared to the solder mask process. With solder mask defined pads, the overlap of the solder mask on the land creates a step in the solder at the land interface, which can cause stress concentration and act as a point for crack initiation. - CSR recommends that the PCB land pattern is in accordance with IPC standard IPC-7351. - Solder paste must be used during the assembly process. ## 1.5 Typical Solder Reflow Profile See Typical Solder Reflow Profile for Lead-free Devices for information. ## 2 Bluetooth Modem #### 2.1 RF Ports CSR1000 QFN contains an integrated balun which provides a single-ended RF TX / RX port pin. No matching components are needed as the receive mode impedance is $50\Omega$ and the transmitter has been optimised to deliver power in to a $50\Omega$ load. #### 2.2 RF Receiver The receiver features a near-zero IF architecture that allows the channel filters to be integrated onto the die. Sufficient out-of-band blocking specification at the LNA input allows the receiver to be used in close proximity to GSM and W-CDMA cellular phone transmitters without being significantly desensitised. An ADC digitises the IF received signal. #### 2.2.1 Low Noise Amplifier The LNA operates in differential mode and takes its input from the balanced port of the integrated balun. ## 2.2.2 RSSI Analogue to Digital Converter The ADC samples the RSSI voltage on a packet-by-packet basis and implements a fast AGC. The front-end LNA gain is changed according to the measured RSSI value, keeping the first mixer input signal within a limited range. This improves the dynamic range of the receiver, improving performance in interference limited environments. zwtech #### 2.3 RF Transmitter #### 2.3.1 IQ Modulator The transmitter features a direct IQ modulator to minimise frequency drift during a transmit packet, which results in a controlled modulation index. Digital baseband transmit circuitry provides the required spectral shaping. #### 2.3.2 Power Amplifier The internal PA has a maximum 8dBm output power without needing an external RF PA. ## 2.4 Bluetooth Radio Synthesiser The Bluetooth radio synthesiser is fully integrated onto the die with no requirement for an external VCO screening can, varactor tuning diodes, LC resonators or loop filter. The synthesiser is guaranteed to lock in sufficient time across the guaranteed temperature range to meet the Bluetooth v4.0 specification. ### 2.5 Baseband #### 2.5.1 Physical Layer Hardware Engine Dedicated logic performs the following: - Cyclic redundancy check - Encryption - Data whitening - Access code correlation The hardware supports all optional and mandatory features of Bluetooth v4.0 specification. # 3 Clock Generation The Bluetooth reference clock for the system is generated from an external clock source frequency of 16MHz, see Figure 3.1. All the CSR1000 QFN internal digital clocks are generated using a phase locked loop, which is locked to the frequency of either the external reference clock source or a sleep clock frequency of 32.768kHz, see Figure 3.1. The Auxiliary PLL may use either clock source. The clock presented to the internal digital logic is the same in both cases. The sleep clock is used in low power modes. ## 3.1 Clock Architecture Figure 3.1: Clock Architecture # 3.2 Crystal Oscillator: XTAL\_16M\_IN and XTAL\_16M\_OUT CSR1000 QFN contains crystal driver circuits. This operates with an external crystal and capacitors to form a Pierce oscillator. Figure 3.2 shows the external crystal is connected to pins XTAL\_16M\_IN and XTAL\_16M\_OUT. Figure 3.2: Crystal Driver Circuit #### Note: C<sub>TRIM</sub> is the internal trimmable capacitance in Table 3.1 $C_{LOAD1}$ and $C_{LOAD2}$ in combination with $C_{TRIM}$ and any parasitic capacitance provide the load capacitance required by the crystal. G-TW-0005348.1.1 ## 3.2.1 Crystal Specification Table 3.1 shows the specification for an external crystal. | Parameter | Min | Тур | Max | Unit | |-------------------------------------------------------|-----|---------------------------------------|-----|--------| | Frequency | - | 16 | - | MHz | | Frequency tolerance (without trimming) <sup>(a)</sup> | - | - | ±25 | ppm | | Frequency trim range <sup>(b)</sup> | - | ±50 | - | ppm | | Drive level | | · · · · · · · · · · · · · · · · · · · | 100 | μW | | Equivalent series resistance | 至微和 | 12×121 | 60 | Ω | | Load capacitance | - | 23.985 | 82- | pF | | Pullability | 10 | | - | ppm/pF | Table 3.1: Crystal Specification ### 3.2.2 Frequency Trim CSR1000 QFN contains variable integrated capacitors to allow for fine-tuning of the crystal resonant frequency. This firmware-programmable feature allows accurate trimming of crystals on a per-device basis on the production line, the resulting trim value is stored in non-volatile memory. # 3.3 Sleep Clock The sleep clock is an externally provided 32.768 kHz clock that is used during deep sleep and in other low-power modes. Figure 3.3 shows the sleep clock crystal driver circuit. Figure 3.3: Sleep Clock Crystal Driver Circuit #### Note: $C_{LOAD1}$ and $C_{LOAD2}$ in combination with any parasitic capacitance provide the load capacitance required by the crystal. #### 3.3.1 Crystal Specification Table 3.2 shows the requirements for the sleep clock. <sup>(</sup>a) Use integrated load capacitors to trim initial frequency tolerance in production or to trim frequency over temperature, increasing the allowable frequency tolerance. <sup>(</sup>b) Frequency trim range is dependent on crystal load capacitor values and crystal pullability. | Sleep Clock | Min | Тур | Max | Units | |----------------------------------------|-------|--------|-------|-------| | Frequency | 30 | 32.768 | 35 | kHz | | Frequency tolerance <sup>(a) (b)</sup> | - | - | 250 | ±ppm | | Duty cycle | 30:70 | 50:50 | 70:30 | % | #### Table 3.2: Sleep Clock Specification - (a) The frequency of the slow clock is periodically calibrated against the system clock, as a result the rate of change of the frequency is more important than the maximum deviation. To meet the accuracy requirements the frequency should not drift due to temperature or other effects by more than 80ppm in any 5 minute period. - (b) CSR1000 QFN can correct for ±1% by using the fast clock to calibrate the slow clock. # 4 Microcontroller, Memory and Baseband Logic Figure 4.1: Baseband Digits Block Diagram # 4.1 System RAM 64KB of integrated RAM supports the RISC MCU and is shared between the ring buffers used to hold data for each active connection and the general-purpose memory required by the Bluetooth stack. ## 4.2 Internal ROM 64KB of internal ROM is provided on the CSR1000 QFN. This memory is provided for system firmware implementation. On boot-up if it holds valid program code this is copied into the program RAM. #### 4.3 Microcontroller The MCU, interrupt controller and event timer run the Bluetooth software stack and control the Bluetooth radio and external interfaces. A 16-bit RISC microcontroller is used for low power consumption and efficient use of memory. # 4.4 Programmable I/O Ports, PIO and AIO 12 lines of programmable bidirectional I/O are provided. They are all powered from VDD\_PADS. PIO lines are software-configurable as weak pull-up, weak pull-down, strong pull-up or strong pull-down. #### Note: At reset all PIO lines are inputs with weak pull-downs. Any of the PIO lines can be configured as interrupt request lines or as wake-up lines from sleep modes. The CSR1000 QFN supports alternative functions on the PIO lines: - SPI interface, see Section 1.2 and Section 5.4 - UART, see Section 1.2 and Section 5.1.1 - LED flasher / PWM module, see Section 4.5 #### Note: CSR cannot guarantee that the PIO assignments remain as described. Implementation of the PIO lines is firmware build-specific, for more information see the relevant software release note. CSR1000 QFN has 3 general-purpose analogue interface pins, AIO[2:0]. ## 4.5 LED Flasher / PWM Module CSR1000 QFN contains a LED flasher / PWM module that works in sleep modes. These functions are controlled by the on-chip firmware. ## 5 Serial Interfaces ## 5.1 Application Interface #### 5.1.1 UART Interface The CSR1000 QFN UART interface provides a simple mechanism for communicating with other serial devices using the RS232 protocol. 2 signals implement the UART function, UART\_TX and UART\_RX. When CSR1000 QFN is connected to another digital device, UART\_RX and UART\_TX transfer data between the 2 devices. UART configuration parameters, such as baud rate and data format, are set using CSR1000 QFN firmware. When selected in firmware PIO[0] is assigned to a UART\_TX output and PIO[1] is assigned to a UART\_RX input, see Section 1.2. The UART CTS and RTS signals can be assigned to any PIO pin by the on-chip firmware. #### Note: To communicate with the UART at its maximum data rate using a standard PC, an accelerated serial port adapter card is required for the PC. Table 5.1 shows the possible UART settings for the CSR1000 QFN. | Parameter | , 150 | Possible Values | |---------------------|---------|----------------------| | Baud rate | Minimum | 1200 baud (≤2%Error) | | Baud rate | Minimum | 9600 baud (≤1%Error) | | | Maximum | 2Mbaud (≤1%Error) | | Flow control | | CTS / RTS | | Parity | | None, Odd or Even | | Number of stop bits | | 1 or 2 | | Bits per byte | | 8 | Table 5.1: Possible UART Settings #### 5.1.1.1 UART Configuration While in Deep Sleep The maximum baud rate is 9600 baud during deep sleep. #### 5.2 I<sup>2</sup>C Interface The I<sup>2</sup>C interface communicates to EEPROM, external peripherals or sensors. An external EEPROM connection can hold the program code externally to the CSR1000 QFN. Figure 5.1 shows an example of an EEPROM connected to the I²C interface where I2C\_SCL, I2C\_SDA and PIO[2] are connected to the external EEPROM. The PIO[2] pin supplies the power to the EEPROM supply pin, e.g. VDD. At boot-up, if there is no valid ROM image in the CSR1000 QFN ROM area the CSR1000 QFN tries to boot from the I²C interface, see Figure 5.2. This involves reading the code from the external EEPROM and loading it into the internal CSR1000 QFN RAM. G-TW-0005553.1.1 Figure 5.1: Example of an I<sup>2</sup>C Interface EEPROM Connection ## 5.3 SPI Master Interface The SPI master memory interface in the CSR1000 QFN is overlaid on the I<sup>2</sup>C interface and uses a further 2 PIOs for the extra pins, see Table 5.2. | SPI Interface | Pin5\_5 | | |---------------|---------|--------| | SF_DIN | PIO[3] | moo . | | SF_CS# | PIO[4] | H. Com | | SF_CLK | I2C_SCL | | | SF_DOUT | I2C_SDA | | Table 5.2: SPI Master Serial Flash Memory Interface #### Note: If an application using CSR1000 QFN is designed to boot from SPI serial flash, it is possible for the firmware to map the I²C interface to alternative PIOs. The boot-up sequence for CSR1000 QFN is controlled by hardware and firmware. Figure 5.2 shows the sequence of loading RAM with content from RAM, EEPROM and SPI serial flash. G-TW-0005552.2.2 Figure 5.2: Memory Boot-up Sequence # 5.4 Programming and Debug Interface #### Important Note: The CSR1000 QFN debug SPI interface is available in SPI slave mode to enable an external MCU to program and control the CSR1000 QFN, generally via libraries or tools supplied by CSR. The protocol of this interface is proprietary. The 4 SPI debug lines are directly support this function. The SPI programs, configures and debugs the CSR1000 QFN. It is required in production. Ensure the 4 SPI signals are brought out to either test points or a header. Take SPI\_PIO#\_SEL high to enable the SPI debug feature on PIO[8:5]. CSR1000 QFN uses a 16-bit data and 16-bit address programming and debug interface. Transactions occur when the internal processor is running or is stopped. Data is written or read one word at a time, or the auto-increment feature is available for block access. ## 5.4.1 Instruction Cycle The CSR1000 QFN is the slave and receives commands on DEBUG\_MOSI and outputs data on DEBUG\_MISO. Table 5.3 shows the instruction cycle for a SPI transaction. | 1 | Reset the SPI interface | Hold DEBUG_CS# high for 2 DEBUG_CLK cycles | |---|--------------------------|---------------------------------------------------| | 2 | Write the command word | Take DEBUG_CS# low and clock in the 8-bit command | | 3 | Write the address | Clock in the 16-bit address word | | 4 | Write or read data words | Clock in or out 16-bit data word(s) | | 5 | Termination | Take DEBUG_CS# high | Table 5.3: Instruction Cycle for a SPI Transaction With the exception of reset, DEBUG\_CS# must be held low during the transaction. Data on DEBUG\_MOSI is clocked into the CSR1000 QFN on the rising edge of the clock line DEBUG\_CLK. When reading, CSR1000 QFN replies to the master on DEBUG\_MISO with the data changing on the falling edge of the DEBUG\_CLK. The master provides the clock on DEBUG\_CLK. The transaction is terminated by taking DEBUG\_CS# high. The auto increment operation on the CSR1000 QFN cuts down on the overhead of sending a command word and the address of a register for each read or write, especially when large amounts of data are to be transferred. The auto increment offers increased data transfer efficiency on the CSR1000 QFN. To invoke auto increment, DEBUG\_CS# is kept low, which auto increments the address, while providing an extra 16 clock cycles for each extra word written or read. #### 5.4.2 Multi-slave Operation Do not connect the CSR1000 QFN in a multi-slave arrangement by simple parallel connection of slave MISO lines. When CSR1000 QFN is deselected (DEBUG\_CS# = 1), the DEBUG\_MISO line does not float. Instead, CSR1000 QFN outputs 0 if the processor is running or 1 if it is stopped. # 6 Power Control and Regulation CSR1000 QFN contains 2 regulators: - 1 switch-mode regulator, which generates main supply rail from the battery - 1 low-voltage linear regulator Figure 6.1 shows the configuration for the power control and regulation with the CSR1000 QFN. Figure 6.1: Voltage Regulator Configuration ## 6.1 Switch-mode Regulator The switch-mode regulator generates the main rail from the battery supply, VDD\_BAT\_SMPS. The main rail supplies the lower regulated voltage to a further digital linear regulator and also to the analogue sections of the CSR1000 QFN. The switch-mode regulator generates typically 1.35V. ## 6.2 Low-voltage VDD\_DIG Linear Regulator The integrated low-voltage VDD\_DIG linear regulator is designed to power the CSR1000 QFN digital circuits. The input voltage range is 0.65V to 1.35V. It can supply programmable voltages of 0.65V to 1.20V to the digital area of the CSR1000 QFN. The maximum output current for this regulator is 30mA. Connect a minimum 470nF low ESR capacitor, e.g. MLC, to the VDD\_DIG output pin. Software controls the output voltage. #### Important Note: This regulator is only for CSR internal use. Section 7 shows CSR's recommended circuit connection. #### 6.3 Reset CSR1000 QFN is reset by: - Power-on reset - Software-configured watchdog timer #### 6.3.1 Digital Pin States on Reset Table 6.1 shows the pin states of CSR1000 QFN on reset. PU and PD default to weak values unless specified otherwise. | Pin Name / Group | On Reset | |------------------|-----------| | I2C_SDA | Strong PU | | I2C_SCL | Strong PU | | PIO[11:0] | Weak PD | Table 6.1: Pin States on Reset ## 6.3.2 Power-on Reset Table 6.2 shows how the power-on reset occurs. | Power-on Reset | Тур | Unit | |----------------------------------------------|------|------| | Reset release on VDD_DIG rising | 1.05 | | | Reset assert on VDD_DIG falling | 1.00 | V | | Reset assert on VDD_DIG falling (Sleep mode) | 0.60 | | | Hysteresis | 50 | mV | Table 6.2: Power-on Reset # 7 Example Application Schematic Figure 7.1: Example Application Schematic # 8 Electrical Characteristics # 8.1 Absolute Maximum Ratings | Rating | Min | Max | Unit | |--------------------------------------------|-----------|-----------|------| | Storage temperature | -40 | 85 | °C | | Battery (VDD_BAT) operation <sup>(a)</sup> | 1.8 | 3.6 | V | | I/O supply voltage | -0.4 | 3.6 | V | | Other terminal voltages | VSS - 0.4 | VDD + 0.4 | V | <sup>(</sup>a) Short-term operation up to a maximum of 10% of product lifetime is permissible without damage, but output regulation and other specifications are not gauranteed in excess of 4.2V. ## 8.2 Recommended Operating Conditions | Operating Condition | Min | Тур | Max | Unit | |-------------------------------|----------------|---------------|------|------| | Operating temperature range | -30 | 反用的 | 85 | °C | | Battery (VDD_BAT) operation | 1.8 | 0058 | 3.6 | V | | I/O supply voltage (VDD_PADS) | 1.2 | 5200 | 3.6 | V | | 电话: 13<br>http:/ | 5106<br>/ www. | 62515<br>czwt | ech. | com | # 8.3 Input/Output Terminal Characteristics # 8.3.1 Switch-mode Regulator | Switch-mode Regulator | Min | Тур | Max | Unit | | |-------------------------------------------------------------|-------|-------|------|--------|--| | Input voltage | 1.8 | - | 3.6 | V | | | Output voltage | 0.65 | 1.35 | 1.35 | V | | | Temperature coefficient | -200 | - | 200 | ppm/°C | | | Normal Operation | | AL BO | 同 | | | | Output noise, frequency range 100Hz to 100kHz | 技有 | ble 7 | 0.4 | mV rms | | | Settling time, settling to within 10% of final value | 2005 | :82 | 30 | μs | | | Output current (I <sub>max</sub> ) | 320 | - | 50 | mA | | | Quiescent current (excluding load, I <sub>load</sub> < 1mA) | 4625 | 15 | 20 | μA | | | Ultra Low-power Mode | | | | | | | Output current (I <sub>max</sub> ) | L CZY | 1.fec | 100 | μA | | | Quiescent current | - | - | 1 | μΑ | | # 8.3.2 Low-voltage Linear Regulator | Normal Operation | Min | Тур | Max | Unit | |------------------|------|-----|------|------| | Input voltage | 0.65 | - | 1.35 | V | | Output voltage | 0.65 | - | 1.20 | V | #### Important Note: This regulator is only for CSR internal use. Section 7 shows CSR's recommended circuit connection. ## 8.3.3 Digital Terminals | Input Voltage Levels | Min | Тур | Max | Unit | |----------------------------------------|-----------|-----|-----------|------| | V <sub>IL</sub> input logic level low | -0.4 | 2 | 0.4 | V | | V <sub>IH</sub> input logic level high | 0.7 x VDD | 0 | VDD + 0.4 | V | | $T_r/T_f$ | 4625 | 15 | 25 | ns | | Output Voltage Levels | Min | Тур | Max | Unit | |-------------------------------------------------------------------|------------|------|-----|------| | V <sub>OL</sub> output logic level low, I <sub>OL</sub> = 4.0mA | . CZY | 1760 | 0.4 | V | | V <sub>OH</sub> output logic level high, l <sub>OH</sub> = -4.0mA | 0.75 x VDD | - | - | ٧ | | T <sub>r</sub> /T <sub>f</sub> | - | - | 5 | ns | | Input and Tristate Currents | Min | Тур | Max | Unit | |--------------------------------------|------|------|-------|------| | With strong pull-up | -150 | -40 | -10 | μΑ | | I <sup>2</sup> C with strong pull-up | -250 | - | - | μΑ | | With strong pull-down | 10 | 40 | 150 | μΑ | | With weak pull-up | -5.0 | -1.0 | -0.33 | μΑ | | With weak pull-down | 0.33 | 1.0 | 5.0 | μΑ | | C <sub>I</sub> input capacitance | 1.0 | - | 5.0 | pF | ## 8.4 ESD Protection Apply ESD static handling precautions during manufacturing. Table 8.1 shows the ESD handling maximum ratings. | Condition | Note | Class | Max Rating | |------------------------------------------------------------------|--------------|-------|------------------| | Human Body Model Contact Discharge per<br>JEDEC EIA/JESD22-A114 | ESD_HAND_HBM | 2 | 2000V (all pins) | | Machine Model Contact Discharge per JEDEC EIA/JESD22-A115 | ESD_HAND_MM | 200V | 200V (all pins) | | Charged Device Model Contact Discharge per JEDEC EIA/JESD22-C101 | ESD_HAND_CDM | | 500V (all pins) | Table 8.1: ESD Handling Ratings # 9 Current Consumption Table 9.1 shows CSR1000 QFN total current consumption measured at the battery. | Mode | Description | Total Current at 3V | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | Deep sleep | VDD_PADS = ON, REFCLK = OFF, SLEEPCLK = ON, VDD_BAT = ON, RAM = ON, digital circuits = ON, SMPS = ON (low-power mode), 1ms wake-up time | <5μΑ | | Idle | VDD_PADS = ON, REFCLK = ON, SLEEPCLK = ON, VDD_BAT = ON, RAM = ON, digital circuits = ON, MCU = IDLE, <1µs wake-up time | ~1mA | | RX / TX active | 成至微科汉 | ~16mA @ 3V peak current | Table 9.1: Current Consumption # 10 CSR Green Semiconductor Products and RoHS Compliance CSR confirms that CSR Green semiconductor products comply with the following regulatory requirements: Restriction on Hazardous Substances directive guidelines in the EU RoHS Directive 2002/95/EC. This includes compliance with the requirements for Deca BDE, as per removal of exemption, implementation date 01-Jul-08 EU REACH, Regulation (EC) No 1907/2006: - List of substances subject to authorisation (Annex XIV) - Restrictions on the manufacture, placing on the market and use of certain dangerous substances, preparations and articles (Annex XVII). This Annex now includes requirements that were contained within EU Directive, 76/769/EEC. There are many substance restrictions within this Annex, including, but not limited to, the control of use of Perfluorooctane sulfonates (PFOS). - Substances identified on candidate list as Substances of Very High Concern (SVHC), 46 substances as per update published 15 December 2010. - EU Commission Decision 2009/251/EC - Products containing dimethylfumarate (DMF) are not placed or made available on the market. - EU Packaging and Packaging Waste, Directive 94/62/EC - Montreal Protocol on substances that deplete the ozone layer Additionally, Table 10.1 shows that CSR Green semiconductor products are free from bromine, chlorine or antimony trioxide and other hazardous chemicals. | Material CZWtech | Maximum Allowable<br>Amount | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | Cadmium (Cd) | 100ppm | | Lead (Pb) | 1000ppm (solder),<br>100pm (plastic) | | Mercury (Hg) | 1000ppm | | Hexavalent-Chromium (Cr VI) | 1000ppm | | Polybrominated biphenyls (PBB) | 1000ppm | | Polybrominated diphenyl ethers (PBDE) | 1000ppm | | Bromine, Chlorine | 900ppm, <1500ppm<br>combined | | Antimony Trioxide (Sb <sub>2</sub> O <sub>3</sub> ) | 900ppm | | Benzene | 1000ppm | | Beryllium and compounds (other than Beryllium Oxide (BeO) | 1000ppm | | Halogenated Diphenyl Methanes (Monomethyltetrachloro Diphenyl Methane (CAS# 76253-60-6), Monomethyldichloro Diphenyl Methane (CAS# 81161-70-8), Monomethyldibromo Diphenyl Methane (CAS# 99788-47-8) | 1000ppm | | Red phosphorous | 1000ppm | | 1,1,1-trichloroethane | Banned | | Aliphatic CHCs (chlorohydrocarbons) | Banned | | Material | Maximum Allowable Amount | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------| | Benzotriazole (2-3',5'-Di-tert-butyl-2'-hydroxyphenyl) | Banned | | Beryllium Oxide | Banned | | Chlorinated paraffin (including short chain chlorinated paraffins – carbon chain length 10-13 and medium chain chlorinated paraffins – carbon chain length 14-17) | Banned | | Formaldehyde<br>(Banned in wooden, adhesive and plastic products) | Banned as described | | Hydrofluorocarbon (HFC) | Banned | | NPs (nonylphenols) and NPEs (nonylphenol ethoxylates) (Banned in textile, leather, metal, pulp and paper parts) | Banned as described | | Organic tin compounds | Banned | | Perfluorocarbon (PFC) | Banned | | Polychlorinated napthalenes (PCN) | Banned | | Polychlorinated terphenyls (PCT) | Banned | | Polychlorinated biphenyls (PCB) | Banned | | Polyvinyl Chloride (PVC) | Banned | | Sulfur hexafluoride | Banned | | Tetrachloromethane (CAS# 56-23-5) | Banned | | Asbestos | Banned as intentionally introduced | | Phthalates | Banned as intentionally introduced | | Radioactive substances | Banned as intentionally introduced: reportable | | Tributyl tin (TBT) / Triphenyl tin (TPT) / Tributyl Tin Oxide (TBTO) Dibutyl Tin (DBT) and Dioctyl Tin Compounds (DOT) | Banned as intentionally introduced | Table 10.1: Chemical Limits for Green Semiconductor Products Products and shipment packaging are marked and labelled with applicable environmental marking symbols in accordance with relevant regulatory requirements. CSR has defined this Green standard based on current regulatory and customer requirements. For more information contact product.compliance@csr.com. # 11 CSR1000 QFN Software Stack CSR1000 QFN is supplied with Bluetooth v4.0 specification compliant stack firmware. Figure 11.1 shows that the CSR1000 QFN software architecture enables the Bluetooth processing and the application program to run on the internal RISC MCU. Figure 11.1: Software Architecture # 12 Ordering Information | | Package | | | | |-------------|--------------------------|------------------------------|--------------------|-------------------| | Device | Туре | Size | Shipment<br>Method | Order Number | | CSR1000 QFN | QFN 32-lead<br>(Pb free) | 5 x 5 x 0.6mm<br>0.5mm pitch | Tape and reel | CSR1000A03-IQQM-R | #### Note: Until CSR1000 reaches **Production** status, engineering samples order number applies. This is ES-CSR1000A03-IQQM-R, with no minimum order quantity. At Production status minimum order quantity is 2kpcs taped and reeled. Your attention is drawn to Cambridge Silicon Radio Limited's ("Seller"s) standard terms of supply which govern the supply of Prototype Products or Engineering Samples and which state in clause 5: - 5.1 "Prototype Products" or "Engineering Samples" means any products that have not passed all the stages of full production acceptance as determined solely by the Seller. The Seller will usually identify which of the Goods ordered are considered Prototype Products designating them "ES" on the Quotation and any Order for Prototype Products shall be subject to the special terms contained in this clause 5. - 5.2 The Seller has used reasonable efforts to design and build the Prototype Products in accordance with the relevant specification, but because the testing carried out by the Seller in respect of the Prototype Products is incomplete, the Seller does not give or enter into any warranties, conditions or other terms in relation to quality or fitness for purpose of the Prototype Products and/or that the Prototype Products are free from bugs, errors or omissions. **Supply chain**: CSR's manufacturing policy is to multisource volume products. For further details, contact your local sales account manager or representative. To contact a CSR representative, email sales@csr.com or go to www.csr.com/contacts. # 12.1 CSR1000 QFN Development Kit Ordering Information | Description | Order Number | |--------------------------------------------|---------------------| | CSR1000 QFN Development Kit example design | DK-CSR1000-10048-3A | G-TW-0002812.2.2 # 13 Tape and Reel Information For tape and reel packing and labelling see IC Packing and Labelling Specification. ## 13.1 Tape Orientation Figure 13.1 shows the CSR1000 QFN packing tape orientation. User Direction of Feed Figure 13.1: Tape Orientation # 13.2 Tape Dimensions Figure 13.2 shows the dimensions of the tape for the CSR1000 QFN. Figure 13.2: Tape Dimensions | A <sub>0</sub> | B <sub>0</sub> | K <sub>0</sub> | Unit | Notes | |----------------|----------------|----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5.25 | 5.25 | 0.80 | mm | <ol> <li>1. 10 sprocket hole pitch cumulative tolerance ±0.2.</li> <li>2. Camber in compliance with EIA 481.</li> <li>3. Pocket position relative to sprocket hole measured as true position of pocket, not pocket hole.</li> <li>4. A<sub>0</sub> and B<sub>0</sub> are calculated on a plane at a distance "R" above the bottom of the pocket.</li> </ol> | ## 13.3 Reel Information Figure 13.3: Reel Dimensions | Package Type | Nominal Hub<br>Width<br>(Tape Width) | а | b | W1 | W2 Max | Units | |----------------------|--------------------------------------|-----|------|--------------------|--------|-------| | 5 x 5 x 0.6mm<br>QFN | 12 | 4.5 | 98.0 | 12.4<br>(2.0/-0.0) | 18.4 | mm | # 13.4 Moisture Sensitivity Level CSR1000 QFN is qualified to moisture sensitivity level MSL3 in accordance with JEDEC J-STD-020. # 14 Document References | Document | Reference, Date | |-------------------------------------------------------------------------------------------------|-------------------------------------------------------| | Core Specification of the Bluetooth System. | Bluetooth Specification Version 4.0, 17 December 2009 | | CSR1000 QFN Performance Specification. | CS-201161-SPP | | Electrostatic Discharge (ESD) Sensitivity Testing<br>Human Body Model (HBM). | JESD22-A114 | | Environmental Compliance Statement for CSR Green Semiconductor Products. | CB-001036-ST | | IC Packing and Labelling Specification. | CS-112584-SP | | Moisture / Reflow Sensitivity Classification for Nonhermitic Solid State Surface Mount Devices. | IPC / JEDEC J-STD-020 | | Typical Solder Reflow Profile for Lead-free Devices. | CS-116434-AN | | 手机: 13570<br>http://www | N. CZWtech. com | # **Terms and Definitions** | Term | Definition | |------------------|-------------------------------------------------------------------------------------------------------------| | AC | Alternating Current | | ADC | Analogue to Digital Converter | | AGC | Automatic Gain Control | | AIO | Analogue Input/Output | | ATT | ATTribute protocol | | balun | balanced/unbalanced interface or device that changes a balanced output to an unbalanced input or vice versa | | Bluetooth® | Set of technologies providing audio and data transfer over short-range radio connections | | CSR | Cambridge Silicon Radio | | CTS | Clear to Send | | dBm | Decibels relative to 1mW | | DC | Direct Current | | e.g. | exempli gratia, for example | | EDR | Enhanced Data Rate | | EEPROM | Electrically Erasable Programmable Read Only Memory | | EIA | Electronic Industries Alliance | | ESD | Electrostatic Discharge | | ESR | Equivalent Series Resistance | | GAP | Generic Access Profile | | GATT | Generic ATTribute protocol | | GSM | Global System for Mobile communications | | HID | Human Interface Device | | I <sup>2</sup> C | Inter-Integrated Circuit Interface | | I/O | Input/Output | | IC | Integrated Circuit | | IF | Intermediate Frequency | | IPC | See www.ipc.org | | IQ | In-Phase and Quadrature | | JEDEC | Joint Electron Device Engineering Council (now the JEDEC Solid State Technology Association) | | КВ | Kilobyte | | L2CAP | Logical Link Control and Adaptation Protocol | | LC | An inductor (L) and capacitor (C) network | | LED | Light-Emitting Diode | | LNA | Low Noise Amplifier | | MAC | Medium Access Control | | MCU | MicroController Unit | | MISO | Master In Slave Out | | MLC | Multilayer Ceramic | | MOSI | Master Out Slave In | | NSMD | Non Solder Mask Defined | | PA | Power Amplifier | | Term | Definition | | |--------|---------------------------------------------------------------------------------------------------|--| | PC | Personal Computer | | | PCB | Printed Circuit Board | | | PD | Pull-down | | | PIO | Parallel Input/Output | | | PIO | Programmable Input/Output, also known as general purpose I/O | | | plc | Public Limited Company | | | PLL | Phase Lock Loop | | | ppm | parts per million | | | PU | Pull-up | | | PWM | Pulse Width Modulation | | | QFN | Quad-Flat No-lead | | | RAM | Random Access Memory | | | RF | Radio Frequency | | | RISC | Reduced Instruction Set Computer | | | RoHS | Restriction of Hazardous Substances in Electrical and Electronic Equipment Directive (2002/95/EC) | | | ROM | Read Only Memory | | | RSSI | Received Signal Strength Indication | | | RTS | Request To Send | | | RX | Receive or Receiver | | | SIG | (Bluetooth) Special Interest Group | | | SMP | Security Manager Protocol | | | SPI | Serial Peripheral Interface | | | тсхо | Temperature Compensated crystal Oscillator | | | TV | TeleVision | | | TX | Transmit or Transmitter | | | UART | Universal Asynchronous Receiver Transmitter | | | VCO | Voltage Controlled Oscillator | | | W-CDMA | Wideband Code Division Multiple Access | |