# **Device Features** - Fully Qualified Bluetooth system - Bluetooth v1.2 Specification Compliant - Kalimba DSP Open Platform Co-Processor - Full Speed Bluetooth Operation with Full Piconet Support - Scatternet Support - Low Power 1.8V Operation - 7 x 7mm 120-ball VFBGA Package - Minimum External Components - Integrated 1.8V regulator - Dual UART Ports - 16-bit Stereo Audio CODEC - I<sup>2</sup>S and SPDIF Interfaces - RoHS Compliant # **General Description** BlueCore3-Multimedia External is a single chip radio and baseband IC for Bluetooth 2.4GHz systems. BC352239A interfaces to 8Mbit of external Flash memory. When used with the CSR Bluetooth software stack, it provides a fully compliant Bluetooth system to v1.2 of the specification for data and voice communications. BlueCore3-Multimedia External System Architecture # BlueCore™3-Multimedia External # Single Chip Bluetooth® v1.2 System **Production Information Data Sheet For** tech.com BC352239A November 2004 # **Applications** - Stereo Headphones - Automotive Hands-Free Kits - Echo Cancellation - High Performance Telephony Headsets - Enhanced Audio Applications - A/V Profile Support BlueCore3-Multimedia External contains the Kalimba DSP, an open platform digital signal processor (DSP) coprocessor supporting enhanced audio applications. BlueCore3-Multimedia External has been designed to reduce the number of external components required, ensuring that production costs are minimised. The device incorporates auto-calibration and built-in self-test (BIST) routines to simplify development, type approval and production test. All hardware and device firmware is fully compliant with the Bluetooth v1.2 Specification. # **Contents** | Sta | tus Ir | nformation | 7 | |------|--------|------------------------------------------------------|----| | Adv | vance | e Information | 7 | | Pre | -Proc | duction Information | 7 | | Pro | ducti | ion Information | 7 | | Life | Sup | pport Policy and Use in Safety-Critical Applications | 7 | | Rol | HS C | ompliance | 7 | | Tra | dema | arks, Patents and Licenses | 7 | | 1 | Key | Features | 8 | | 2 | 7 x 7 | 7 VFBGA Package Information | 9 | | | 2.1 | BlueCore3-Multimedia External Pinout Diagram | 9 | | | 2.2 | Device Terminal Functions | 10 | | 3 | Elec | ctrical Characteristics | 15 | | 4 | Rad | lio Characteristics | 22 | | | 4.1 | Temperature +20°C | | | | | 4.1.1 Transmitter | 22 | | | | 4.1.2 Receiver | 23 | | | 4.2 | Temperature -40°C | 24 | | | | 4.2.1 Transmitter | 24 | | | 4.3 | Temperature -25°C | | | | | 4.3.1 Transmitter | | | | | 4.3.2 Receiver | | | | 4.4 | Temperature +85°C | | | | | 4.4.1 Transmitter | | | | 4.5 | Temperature +105°C | | | | 1.0 | 4.5.1 Transmitter | | | | | 4.5.2 Receiver | | | | 4.6 | Power Consumption | | | 5 | | ice Diagram | | | 6 | Des | cription of Functional Blocks | | | | 6.1 | RF Receiver | | | | | 6.1.1 Low Noise Amplifier | | | | 6.2 | 6.1.2 Analogue to Digital Converter | | | | 0.2 | 6.2.1 IQ Modulator | | | | | 6.2.2 Power Amplifier | | | | | 6.2.3 Auxiliary DAC | | | | 6.3 | RF Synthesiser | | | | 6.4 | Clock Input and Generation | | | | 6.5 | Baseband and Logic | | | | | 6.5.1 Memory Management Unit | | | | | 6.5.3 Physical Layer Hardware Engine DSP | 31 | | | | 6.5.4 RAM | 31 | | | | 6.5.5 Kalimba DSP RAM | | | | | 6.5.7 USB | 32 | | | | 6.5.8 Synchronous Serial Interface | 32 | | | 6.6 | 6.5.9 UART | | | | 6.6 | Microcontroller | | | | | o.o. i rogrammadio no | 52 | | | 6.7 | Kalimba DSP | 33 | |---|------------|-------------------------------------------------------------------------------------|----------| | | 6.8 | Audio Interface | 34 | | | | 6.8.1 Audio Input and Output | | | | | 6.8.2 Digital Audio Interface | | | 7 | CSR | Bluetooth Software Stacks | | | | 7.1 | BlueCore HCI Stack | | | | | 7.1.1 Key Features of the HCI Stack - Standard Bluetooth Functionality | | | | 7.0 | 7.1.2 Key Features of the HCI Stack - Extra Functionality | | | | 7.2 | Stand-Alone BlueCore3-Multimedia External and Kalimba DSP Applications | | | | 7.3 | Host-Side Software | | | | 7.4 | Device Firmware Upgrade | | | | 7.5 | BCHS Software | | | | 7.6 | Additional Software for Other Embedded Applications | 39 | | | 7.7 | CSR Development Systems | 39 | | 8 | Devi | ice Terminal Descriptions | | | | 8.1 | RF Ports | 40 | | | 0.1 | 8.1.1 TX_A and TX_B | 40 | | | | 8.1.2 Transmit Port Impedances for 7 x 7 VFBGA Package (2.4-2.5GHz vs. Temperature) | | | | | 8.1.3 Receive Port Impedances for 7 x 7 VFBGA Package (2.4-2.5GHz vs. Temperature) | 44 | | | | 8.1.4 Transmit S Parameters | | | | | 8.1.5 Balanced Receive S Parameters | | | | | 8.1.7 Transmit RF Power Control for Class 1 Applications (TX_PWR) | 47<br>47 | | | | 8.1.8 Control of External RF Components | 48 | | | 8.2 | External Reference Clock Input (XTAL_IN) | | | | | 8.2.1 External Mode | | | | | 8.2.2 XTAL_IN Impedance in External Mode | 49 | | | | 8.2.3 Clock Timing Accuracy | | | | | 8.2.4 Clock Start-Up Delay | | | | 0.0 | 8.2.5 Input Frequencies and PS Key Settings | | | | 8.3 | Crystal Oscillator (XTAL_IN, XTAL_OUT) | | | | | 8.3.1 XTAL Mode | | | | | 8.3.3 Frequency Trim | | | | | 8.3.4 Transconductance Driver Model | | | | | 8.3.5 Negative Resistance Model | 54 | | | | 8.3.6 Crystal PS Key Settings | | | | | 8.3.7 Crystal Oscillator Characteristics | | | | 8.4 | Off-Chip Program Memory | | | | | 8.4.1 Minimum Flash Specification | | | | | 8.4.2 Common Flash Interface 8.4.3 Memory Timing | | | | 8.5 | UART Interface | | | | 0.5 | 8.5.1 UART Bypass | | | | | 8.5.2 UART Configuration While RESET is Active | 65 | | | | 8.5.3 UART Bypass Mode | | | | | 8.5.4 Current Consumption in UART Bypass Mode | 65 | | | 8.6 | USB Interface | 66 | | | | 8.6.1 USB Data Connections | | | | | 8.6.2 USB Pull-Up Resistor | | | | | 8.6.3 Power Supply | | | | | 8.6.4 Self-Powered Mode | | | | | 8.6.6 Suspend Current | | | | | 8.6.7 Detach and Wake_Up Signalling | | | | | 8.6.8 USB Driver | 69 | | | | 8.6.9 USB 1.1 Compliance | | | | <b>.</b> - | 8.6.10 USB 2.0 Compatibility | | | | 8.7 | Serial Peripheral Interface | 70 | | | | Instruction Cycle | | |-----|--------------|---------------------------------------------------------------|-----| | | | Writing to BlueCore3-Multimedia External | | | | | Reading from BlueCore 3-Multimedia External | | | | | ereo Audio Interface | | | | | | | | | 8.8.1 | Stereo CODEC SetupADC | | | | | ADC Sample Rate Selection and Warping | | | | | ADC Gain | | | | | DAC | | | | | DAC Sample Rate Selection and Warping | | | | | DAC Gain | | | | | Mono Operation | | | | | PCM CODEC Interface | | | | | PCM Interface Master/Slave | | | | 8 8 12 | 2 Short Frame Sync | 79 | | | 8.8.13 | B Multi Slot Operation | 80 | | | 8.8.14 | GCI Interface | 80 | | | 8.8.15 | GCI Interface | 81 | | | | Additional Features | | | | | PCM Timing Information | | | | 8.8.18 | B PCM Slave Timing PCM CLK and PCM SYNC Generation | 84 | | | | PCM Configuration | | | | | Digital Audio Bus | | | | 8.8.22 | PIEC 60958 Interface | 92 | | | 8.8.23 | Audio Input Stage | 93 | | | 8.8.24 | Microphone Input | 94 | | | | Line Input | | | | | 6 Output Stage | | | | | Parallel Ports | | | | | PIO Defaults for BTv1.2 HCl Level Bluetooth Stack | | | | $8.10 I^2$ | C Interface | 96 | | | 8.11 TO | CXO Enable OR Function | 97 | | | 8.12 RE | ESET and RESETB | 97 | | | | Pin States on Reset | | | | | Status after Reset | | | | | ower Supply | | | | | Voltage Regulator | | | | | ? Sequencing | | | | 8.13.3 | S Sensitivity to Disturbances | 99 | | 9 | | dio CODEC Performance | | | | 9.1 Oı | ıtput | 100 | | 40 | | • | | | | | n Schematic | | | 11 | Package D | imensions | 109 | | | 11.1 7 | k 7 VFBGA 120-Ball Package | 109 | | 12 | Solder Pro | files | 110 | | | | older Re-flow Profile for Devices with Lead-Free Solder Balls | | | 40 | | | | | 13 | | nformation | | | | 13.1 BI | ueCore3-Multimedia External | 111 | | 14 | Contact In | formation | 112 | | 15 | Document | References | 113 | | Acr | | Definitions | | | | - | nges | | | 1,6 | Join of Olla | 1903 | 110 | ### **List of Figures** | Figure 2.1: BlueCore3-Multimedia External Device Pinout | g | |--------------------------------------------------------------------------------------------------|-----| | Figure 5.1: BlueCore3-Multimedia External Device Diagram | 29 | | Figure 6.1: Kalimba DSP Interface to Internal Functions | 33 | | Figure 6.2: Audio Interface | 34 | | Figure 7.1: BlueCore HCI Stack | 35 | | Figure 7.2: Kalimba DSP Stack | 38 | | Figure 8.1: Circuit TX/RX_A and TX/RX_B | 40 | | Figure 8.2: TX_A Output at Power Setting 35 | 41 | | Figure 8.3: TX_A Output at Power Setting 50 | 41 | | Figure 8.4: TX_A Output at Power Setting 63 | | | Figure 8.5: TX_B Output at Power Setting 35 | 42 | | Figure 8.6: TX_B Output at Power Setting 50 | 43 | | Figure 8.7: TX_B Output at Power Setting 63 | 43 | | Figure 8.8: RX_A Balanced Receive Input Impedance | 44 | | Figure 8.9: RX_B Balanced Receive Input Impedance | 44 | | Figure 8.10: First Stage of ADC Analogue Amplifier Block Diagram | | | Figure 8.11: BlueCore3-Multimedia External as PCM Interface Master | | | Figure 8.12: BlueCore3-Multimedia External as PCM Interface Slave | 78 | | Figure 8.13: Long Frame Sync (Shown with 8-bit Companded Sample) | | | Figure 8.14: Short Frame Sync (Shown with 16-bit Sample) | | | Figure 8.15: Multi Slot Operation with Two Slots and 8-bit Companded Samples | | | Figure 8.16: GCI Interface | | | Figure 8.17: 16-Bit Slot Length and Sample Formats | | | Figure 8.18: PCM Master Timing Long Frame Sync | | | Figure 8.19: PCM Master Timing Short Frame Sync | | | Figure 8.20: PCM Slave Timing Long Frame Sync | | | Figure 8.21: PCM Slave Timing Short Frame Sync | | | Figure 8.22: Digital Audio Interface Modes | | | Figure 8.23: Digital Audio Interface Slave Timing | | | Figure 8.24: Digital Audio Interface Master Timing | | | Figure 8.25: Example Circuit for SPDIF Interface with Coaxial Output | | | Figure 8.26: Example Circuit for SPDIF Interface with Coaxial Input | | | Figure 8.27: Example Circuit for SPDIF Interface with Optical Output | | | Figure 8.28: Example Circuit for SPDIF Interface with Optical Input | | | Figure 8.29: Microphone Biasing (Left Channel Shown) | | | Figure 8.30: Differential Input (Left Channel Shown) | | | Figure 8.31: Single Ended Input (Left Channel Shown) | | | Figure 8.32: Speaker Output (Left Channel Shown) | | | Figure 8.33: Example EEPROM Connection | | | Figure 8.34: Example TXCO Enable OR Function | | | Figure 10.10.1: Relative Level of 2 <sup>nd</sup> Harmonic to Fundamental, P <sub>L</sub> = 600Ω | | | Figure 10.10.2: Relative Level of 3rd Harmonic to Fundamental, $P_L = 600\Omega$ | | | Figure 10.10.3: Relative Level of $2^{nd}$ Harmonic to Fundamental, $P_L = 32\Omega$ | | | Figure 10.10.4: Relative Level of $3^{rd}$ Harmonic to Fundamental, $P_L = 32\Omega$ | | | Figure 10.10.5: Relative Level of $2^{nd}$ Harmonic to Fundamental, $P_1 = 22\Omega$ | 104 | | Figure 10.10.6: Relative Level of 3 <sup>rd</sup> Harmonic to Fundamental, $P_L = 22\Omega$ | 105 | |------------------------------------------------------------------------------------------------------|-----| | Figure 10.10.7: Noise Floor | 106 | | Figure 10.10.8: THD+N | 107 | | Figure 11.11.1: Application Circuit for Radio Characteristics Specification with 7 x 7 VFBGA Package | 108 | | Figure 12.12.1: BlueCore3-Multimedia External 120-Ball VFBGA Package Dimensions | 109 | | Figure 13.13.1: Typical Lead-Free Re-flow Solder Profile | 110 | | List of Tables | | | Table 6.1: Alternative Functions of the Digital Audio Bus Interface on the PCM Interface | 34 | | Table 8.1: Transmit S Parameters | 45 | | Table 8.2: Balanced Receiver S Parameters | 46 | | Table 8.3: DAC Digital Gain Rate Selection | 75 | | Table 8.4: DAC Analogue Gain Settings | 76 | | Table 8.5: PCM Master Timing | 82 | | Table 8.6: PCM Slave Timing | 84 | | Table 8.7: PSKEY_PCM_CONFIG32 Description | 87 | | Table 8.8: PSKEY_PCM_LOW_JITTER_CONFIG Description | 88 | | Table 8.9: Digital Audio Interface Slave Timing | 90 | | Table 8.10: Digital Audio Interface Master Timing | 91 | | Table 8.11: PIO Defaults | 96 | | Table 8.12: Pin States of BlueCore3-Multimedia External on Reset | 98 | | List of Equations | | | Equation 8.1: Output Voltage with Load Current ≤ 10mA | 47 | | Equation 8.2: Output Voltage with No Load Current | 47 | | Equation 8.3: Load Capacitance | 53 | | Equation 8.4: Trim Capacitance | 53 | | Equation 8.5: Frequency Trim | 53 | | Equation 8.6: Pullability | 53 | | Equation 8.7: Transconductance Required for Oscillation | | | Equation 8.8: Equivalent Negative Resistance | | | Equation 8.9: Baud Rate | 64 | | Equation 8.10: PCM_CLK Frequency When Being Generated Using the Internal 48MHz clock | 86 | | Equation 8.11: PCM_SYNC Frequency Relative to PCM_CLK | 86 | # **Status Information** The status of this Data Sheet is **Production Information**. CSR Product Data Sheets progress according to the following format: #### **Advance Information** Information for designers concerning CSR product in development. All values specified are the target values of the design. Minimum and maximum values specified are only given as guidance to the final specification limits and must not be considered as the final values. All detailed specifications including pinouts and electrical specifications may be changed by CSR without notice. #### **Pre-Production Information** Pinout and mechanical dimension specifications finalised. All values specified are the target values of the design. Minimum and maximum values specified are only given as guidance to the final specification limits and must not be considered as the final values. All electrical specifications may be changed by CSR without notice. #### **Production Information** Final Data Sheet including the guaranteed minimum and maximum limits for the electrical specifications. Production Data Sheets supersede all previous document versions. #### Life Support Policy and Use in Safety-Critical Applications CSR's products are not authorised for use in life-support or safety-critical applications. Use in such applications is done at the sole discretion of the customer. CSR will not warrant the use of its devices in such applications. ### **RoHS Compliance** BlueCore3-Multimedia External devices meet the requirements of Directive 2002/95/EC of the European Parliament and of the Council on the Restriction of Hazardous Substance (RoHS). ### Trademarks, Patents and Licenses BlueCore™, BlueLab™, Casira™, CompactSira™ and MicroSira™ are trademarks of CSR. Bluetooth® and the Bluetooth logos are trademarks owned by Bluetooth SIG Inc, USA and are licensed to CSR. Windows®, Windows 98™, Windows 2000™, Windows XP™ and Windows NT™ are registered trademarks of the Microsoft Corporation. $I^2C^{TM}$ and $I^2S$ are registered trademarks of the Philips Corporation and SPDIF is the registered trademark of the Sony Corporation and Philips Corporation. All other product, service and company names are trademarks, registered trademarks or service marks of their respective owners. The publication of this information does not imply that any license is granted under any patent or other rights owned by CSR Ltd. CSR reserves the right to make technical changes to its products as part of its development programme. While every care has been taken to ensure the accuracy of the contents of this document, CSR cannot accept responsibility for any errors. # 1 Key Features #### Radio - Common TX/RX terminal simplifies external matching; eliminates external antenna switch - BIST minimises production test time. No external trimming is required in production - Full RF reference designs available - Bluetooth v1.2 Specification compliant ### **Transmitter** - +6dBm RF transmit power with level control from on-chip 6-bit DAC over a dynamic range >30dB - Class 2 and Class 3 support without the need for an external power amplifier or TX/RX switch - Class1 support using external power amplifier, with RF power controlled by an internal 8-bit DAC #### Receiver - Integrated channel filters - Digital demodulator for improved sensitivity and co-channel rejection - Real time digitised RSSI available on HCI interface - Fast AGC for enhanced dynamic range ### **Synthesiser** - Fully integrated synthesiser requires no external VCO, varactor diode, resonator or loop filter - Compatible with crystals between 8 and 32MHz (in multiples of 250kHz) or an external clock - Accepts 7.68, 14.44, 15.36, 16.2, 16.8, 19.2, 19.44, 19.68, 19.8 and 38.4MHz TCXO frequencies for GSM and CDMA devices with sinusoidal or logic level signals ### **Auxiliary Features** - Crystal oscillator with built-in digital trimming - Power management includes digital shut down and wake up commands with an integrated low power oscillator for ultra-low power Park/Sniff/Hold mode - 'Clock request' output to control an external clock - On-chip linear regulator; 1.8V output from a 2.2-4.2V input - Power-on-reset cell detects low supply voltage - Arbitrary power supply sequencing permitted - 8-bit ADC and DAC available to applications ### **Package Options** ■ 120-ball VFBGA, 7 x 7 x 1mm, 0.5mm pitch #### Kalimba DSP - DSP co-processor, 32MIPs, 24-bit fixed point DSP core - Single cycle MAC; 24 x 24-bit multiply and 56-bit accumulator - 32-bit instruction word, dual 24-bit data memory - 4Kword program memory, 2 x 8Kword data memory - Flexible interfaces to BlueCore3 subsystem #### **Baseband and Software** - External 8Mbit Flash for complete system solution - Internal 32Kbyte RAM, allows full speed data transfer, mixed voice and data, and full piconet operation - Logic for forward error correction, header error control, access code correlation, CRC, demodulation, encryption bit stream generation, whitening and transmit pulse shaping - Transcoders for A-law, μ-law and linear voice from host and A-law, μ-law and CVSD voice over air ### **Physical Interfaces** - Synchronous serial interface up to 4Mbaud for system debugging - UART interface with programmable baud rate up to 1.5Mbaud with an optional bypass mode - Full speed USB v1.1 interface supports OHCI and UHCI host interfaces - Bi-directional serial programmable audio interface supporting PCM, I<sup>2</sup>S and SPDIF formats - Optional I<sup>2</sup>C<sup>™</sup> compatible interface ### Stereo Audio CODEC - 16-bit resolution, standard sample rates of 8kHz, 11.025kHz, 16kHz, 22.05kHz, 32kHz, 44.1kHz and 48kHz (DAC only) - Dual ADC and DAC for stereo audio - Integrated amplifiers for driving microphone and speakers with minimum external components - Compatible with Kalimba DSP ### Bluetooth Stack CSR's Bluetooth Protocol Stack runs on the on-chip MCU in a variety of configurations: - Standard HCI (UART or USB) - Fully embedded RFCOMM - Customised builds with embedded application code # 2 7 x 7 VFBGA Package Information # 2.1 BlueCore3-Multimedia External Pinout Diagram Orientation from top of device | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | |---|------|------|------------|--------|------------|------|------|------|------|-------|-------|-------|-------| | Α | (A1) | (A2) | (A3) | (A4) | (A5) | (A6) | (A7) | (A8) | (A9) | (A10) | (A11) | (A12) | (A13) | | В | B1 | B2 | B3 | B4 | B5 | (B6) | (B7) | (B8) | (B9) | (B10) | (B11) | (B12) | B13 | | С | (C1) | C2 | (C3) | C4 | <b>C</b> 5 | (C6) | (C7) | (C8) | (C9) | (C10) | (C11) | C12 | C13 | | D | D1 | D2 | D3 | | | | | | _ | - 1 | (D11) | D12 | D13 | | Е | E1 | E2 | E3 | 4.7 | 三学 | 太太 | 共 | 支 | 同 | R. | (E11) | E12 | E13 | | F | F1 | F2 | F3 | 3)/4 = | _ , | - ( | 23' | 32 | 85 | 82 | (F11) | (F12) | (F13) | | G | G1 | G2 | <b>G</b> 3 | 0 | 2 | 5 | 00 | | E1 | 5 | (G11) | G12 | G13 | | Н | H1 | H2 | НЗ | 4 | 13 | 51 | 06 | 004 | _5 | | (H11) | (H12) | H13 | | J | J1 | J2 | J3 | | 1 | M | NW | C | ZW | te | (J11) | (J12) | J13) | | K | (K1) | K2 | (K3) | -b | | | | | | | (K11) | K12 | K13 | | L | L1 | (L2) | L3 | L4 | L5 | L6 | (L7) | (L8) | L9 | (L10) | (L11) | (L12) | (L13) | | M | M1 | M2 | M3 | M4 | M5 | M6 | M7 | (M8) | (M9) | M10 | M11) | M 12 | M13) | | N | N1 | N2 | N3 | N4 | N5 | N6 | N7 | N8 | N9 | N10 | N11 | N12 | N13 | | ļ | | | | | | | | | | | | | | Figure 2.1: BlueCore3-Multimedia External Device Pinout # 2.2 Device Terminal Functions | Radio | Ball | Pad Type | Description | |-------------|------|-----------------------------------------------------------------|------------------------------------------------------| | AUX_DAC | D2 | Analogue | Voltage DAC output | | PIO[0]/RXEN | C1 | Bi-directional with programmable strength internal pull-up/down | Control output for external Tx/Rx switch (if fitted) | | PIO[1]/TXEN | B1 | Bi-directional with programmable strength internal pull-up/down | Control output for external PA (If fitted) | | RF_IN | E1 | Analogue | Single ended receiver input | | TX_A | G1 | Analogue | Transmitter output/switched receiver input | | TX_B | F1_3 | Analogue | Complement of TX_A | | Synthesiser and Oscillator | Ball | Pad Type | Description | |----------------------------|------|----------|-------------------------------------| | XTAL_IN | N1 | Analogue | For crystal or external clock input | | XTAL_OUT | N2 | Analogue | Drive for crystal | | USB and UART | Ball | Pad Type | Description | |--------------|------|----------------------------------------------------|----------------------------------------------------------------------| | UART_TX | J12 | CMOS output, tri-state, with weak internal pull-up | UART data output | | UART_RX | K11 | CMOS input with weak internal pull-down | UART data input | | UART_RTS | L12 | CMOS output, tri-state, with weak internal pull-up | UART request to send active low | | UART_CTS | K12 | CMOS input with weak internal pull-down | UART clear to send active low | | USB_DP | L13 | Bi-directional | USB data plus with selectable internal $1.5k\Omega$ pull-up resistor | | USB_DN | K13 | Bi-directional | USB data minus | | PCM Interface <sup>(1)</sup> | Ball | Pad Type | Description | |------------------------------|------|------------------------------------------------------|-------------------------| | PCM_OUT | G13 | CMOS output, tri-state, with weak internal pull-down | Synchronous data output | | PCM_IN | J11 | CMOS input, with weak internal pull-down | Synchronous data input | | PCM_SYNC | H11 | Bi-directional with weak internal pull-down | Synchronous data sync | | PCM_CLK | H13 | Bi-directional with weak internal pull-down | Synchronous data clock | ### Note: <sup>&</sup>lt;sup>(1)</sup> Pin names may be redefined dependent on chosen interface; see Table 6.1. | PIO Port | Ball | Pad Type | Description | |-----------------------------------------------|------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------| | PIO[11] | A3 | Bi-directional with programmable strength internal pull-up/down | Programmable input/output line | | PIO[10] | В3 | Bi-directional with programmable strength internal pull-up/down | Programmable input/output line | | PIO[9] | C3 | Bi-directional with programmable strength internal pull-up/down | Programmable input/output line | | PIO[8] | D3 | Bi-directional with programmable strength internal pull-up/down | Programmable input/output line | | PIO[7]/UART_RX <sup>(1)</sup> /<br>CLK_OUT | G11 | Bi-directional with programmable strength internal pull-up/down | Programmable input/output line or programmable frequency clock output | | PIO[6]/CLK_REQ/<br>UART_CTS <sup>(1)</sup> | F13 | Bi-directional with<br>programmable strength<br>internal pull-up/down | PIO line or clock request output to enable external clock for external clock line | | PIO[5]/USB_DETACH/<br>UART_RTS <sup>(1)</sup> | F11 | Bi-directional with programmable strength internal pull-up/down | PIO line or chip detaches from USB when this input is high | | PIO[4]/USB_ON/<br>UART_TX <sup>(1)</sup> | F12 | Bi-directional with programmable strength internal pull-up/down | PIO or USB on (input senses when VBUS is high, wakes BlueCore3-Multimedia External) | | PIO[3]/USB_WAKE_UP/<br>HOST_CLK_REQ | B2 | Bi-directional with programmable strength internal pull-up/down | PIO or output goes high to wake up PC when in USB mode or clock request input from host controller | | PIO[2]/CLK_REQ | C2 | Bi-directional with programmable strength internal pull-up/down | PIO or external clock request | | AIO[0] | N3 | Bi-directional | Programmable input/output line | | AIO[1] | L4 | Bi-directional | Programmable input/output line | | AIO[2] | M4 | Bi-directional | Programmable input/output line | | AIO[3] | N4 | Bi-directional | Programmable input/output line | | Test and Debug | Ball | Pad Type | Description | |----------------|------|------------------------------------------------------|--------------------------------------------------------------------------| | RESET | B12 | CMOS input with weak internal pull-down | Reset if high. Input debounced so must be high for >5ms to cause a reset | | RESETB | E12 | CMOS input with weak internal pull-up | Reset if low. Input debounced so must be low for >5ms to cause a reset | | SPI_CSB | C11 | CMOS input with weak internal pull-up | Chip select for Synchronous Serial Interface active low | | SPI_CLK | C13 | CMOS input with weak internal pull-down | Serial Peripheral Interface clock | | SPI_MOSI | D12 | CMOS input with weak internal pull-down | Serial Peripheral Interface data input | | SPI_MISO | B13 | CMOS output, tri-state, with weak internal pull-down | Serial Peripheral Interface data output | | TEST_EN | B11 | CMOS input with strong internal pull-down | For test purposes only (leave unconnected) | | CODEC | Ball | Pad Type | Description | |-------------------|------|----------|----------------------------------------| | AUDIO_IN_P_RIGHT | L3 | Analogue | Microphone input positive (right side) | | AUDIO_IN_N_RIGHT | МЗ | Analogue | Microphone input negative (right side) | | AUDIO_IN_P_LEFT | J3 | Analogue | Microphone input positive (left side) | | AUDIO_IN_N_LEFT | K3 | Analogue | Microphone input negative (left side) | | AUDIO_OUT_N_RIGHT | L2 | Analogue | Speaker output negative (right side) | | AUDIO_OUT_P_RIGHT | M2 | Analogue | Speaker output positive (right side) | | AUDIO_OUT_N_LEFT | L1 | Analogue | Speaker output negative (left side) | | AUDIO_OUT_P_LEFT | M1 | Analogue | Speaker output positive (left side) | | External Memory<br>Address Interface | Ball | Pad Type | Description | |--------------------------------------|------|------------------------|--------------| | A[18] | N9 | CMOS output, tri-state | Address line | | A[17] | M8 | CMOS output, tri-state | Address line | | A[16] | A11 | CMOS output, tri-state | Address line | | A[15] | M12 | CMOS output, tri-state | Address line | | A[14] | N12 | CMOS output, tri-state | Address line | | A[13] | L11 | CMOS output, tri-state | Address line | | A[12] | M11 | CMOS output, tri-state | Address line | | A[11] | N11 | CMOS output, tri-state | Address line | | A[10] | L10 | CMOS output, tri-state | Address line | | A[9] | M10 | CMOS output, tri-state | Address line | | A[8] | N10 | CMOS output, tri-state | Address line | | A[7] | N8 | CMOS output, tri-state | Address line | | A[6] | L7 | CMOS output, tri-state | Address line | | A[5] | M7 | CMOS output, tri-state | Address line | | A[4] | M6 | CMOS output, tri-state | Address line | | A[3] | L5 | CMOS output, tri-state | Address line | | A[2] | M5 | CMOS output, tri-state | Address line | | A[1] | N5 | CMOS output, tri-state | Address line | | A[0] | C4 | CMOS output, tri-state | Address line | | External Memory Data Interface | Ball | Pad Type | Description | |--------------------------------|------|---------------------------------------------|-------------| | D[15] | A10 | Bi-directional with weak internal pull-down | Data line | | D[14] | C10 | Bi-directional with weak internal pull-down | Data line | | D[13] | B9 | Bi-directional with weak internal pull-down | Data line | | D[12] | A8 | Bi-directional with weak internal pull-down | Data line | | D[11] | C8 | Bi-directional with weak internal pull-down | Data line | | D[10] | B7 | Bi-directional with weak internal pull-down | Data line | | D[9] | A6 | Bi-directional with weak internal pull-down | Data line | | D[8] | B5 | Bi-directional with weak internal pull-down | Data line | | D[7] | B10 | Bi-directional with weak internal pull-down | Data line | | D[6] | A9 | Bi-directional with weak internal pull-down | Data line | | D[5] | C9 | Bi-directional with weak internal pull-down | Data line | | D[4] | B8 | Bi-directional with weak internal pull-down | Data line | | D[3] | A7 | Bi-directional with weak internal pull-down | Data line | | D[2] | B6 | Bi-directional with weak internal pull-down | Data line | | D[1] | A5 | Bi-directional with weak internal pull-down | Data line | | D[0] | C5 | Bi-directional with weak internal pull-down | Data line | | External Memory<br>Interface | Ball | Pad Type | Description | |------------------------------|------|---------------------------------------------------|-----------------------------------------------| | REB | A4 | CMOS output, tri-state with internal weak pull-up | Read enable for external memory (active low) | | WEB | L9 | CMOS output, tri-state with internal weak pull-up | Write enable for external memory (active low) | | CSB | B4 | CMOS output, tri-state with internal weak pull-up | Chip select for external memory (active low) | | Power Supplies and Control | Ball | Pad Type | Description | | |----------------------------|-------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | VREG_IN | N7 | VDD/Regulator input | Linear regulator input | | | VDD_RADIO | H2<br>D1 | VDD/Regulator sense | Positive supply for RF circuitry | | | VDD_LO | J2 | VDD | Positive supply for local oscillator circuitry | | | VDD_CORE | C7<br>E13<br>L8 | VDD | Positive supply for internal digital circuitry | | | VDD_ANA | K2 | VDD/Regulator output | Positive supply for analogue circuitry and 1.8V regulated output. For optimum performance, regulator decoupling and loads should be connected to this ball | | | VDD_ANA | N6 | VDD/Regulator output | Positive supply for analogue circuitry and 1.8V regulated output | | | VDD_MEM | A13<br>N13 | VDD _ 5_833 | Positive supply for external memory, AIO and extended PIO ports | | | VDD_PADS | D11 | VDD | Positive supply for all other digital Input/Output ports (3) | | | VDD_PIO | A2 | VDD | Positive supply for PIO and AUX DAC <sup>(2)</sup> | | | VDD_USB | M13 | VDD | Positive supply for UART/USB ports | | | VSS_RADIO | E2 F2<br>E3<br>H1<br>G2<br>G3 | VSS | Ground connections for RF circuitry | | | VSS_LO | J1 | VSS | Ground connection for local oscillator | | | VSS_CORE | C6<br>E11<br>M9 | VSS | Ground connections for internal digital circuitry | | | VSS_ANA | H3<br>K1 L6 | VSS | Ground connections for analogue circuitry | | | VSS_PADS | A1<br>A12<br>J13 | VSS | Ground connections for digital Input/Outpurports | | | VSS | F3 | VSS | Ground connection for internal package shield | | ### Notes: - (1) Transparent UART port maps directly to main UART port. - (2) Positive supply for PIO[3:0] and PIO[11:8]. - (3) Positive supply for SPI/PCM ports and PIO[7:4]. | Unconnected | Ball | Description | |-------------|--------------------|-------------------| | Terminals | C12, D13, G12, H12 | Leave unconnected | # 3 Electrical Characteristics | Absolute Maximum Ratings | | | | | | |---------------------------------------------------------|----------|----------|--|--|--| | Rating | Minimum | Maximum | | | | | Storage Temperature | -40°C | +150°C | | | | | Supply Voltage: VDD_RADIO, VDD_LO, VDD_ANA and VDD_CORE | -0.4V | 2.2V | | | | | Supply Voltage: VDD_MEM, VDD_PADS, VDD_PIO and VDD_USB | -0.4V | 3.7V | | | | | Supply Voltage: VREG_IN | -0.4V | 5.6V | | | | | Other Terminal Voltages | VSS-0.4V | VDD+0.4V | | | | | Recommended Operating Conditions | | | | | | |---------------------------------------------------------|---------|---------------------|--|--|--| | Operating Condition | Minimum | Maximum | | | | | Operating Temperature Range | -40°C | +105°C | | | | | Guaranteed RF performance range (1) | -25°C | +85°C | | | | | Supply Voltage: VDD_RADIO, VDD_LO, VDD_ANA and VDD_CORE | 1.7V | 1.9V | | | | | Supply Voltage: VDD_MEM, VDD_PADS, VDD_PIO and VDD_USB | 1.7V | 3.6V | | | | | Supply Voltage: VREG_IN | 2.2V | 4.2V <sup>(2)</sup> | | | | ### Notes: <sup>&</sup>lt;sup>(1)</sup> Typical figures are given for RF performance between -40°C and +105°C. The device will operate without damage with VREG\_IN as high as 5.6V, however the RF performance is not guaranteed above 4.2V. | Input/Output Terminal Characteristics | | | | | |---------------------------------------------------|---------|----------|--------------------|--------| | Linear Regulator | Minimum | Typical | Maximum | Unit | | Normal Operation | | | | | | Output Voltage (Iload = 70 mA) | 1.70 | 1.78 | 1.85 | V | | Temperature Coefficient | -250 | - | +250 | ppm/°C | | Output Noise <sup>(1)(2)</sup> | - | - | 1 | mV rms | | Load Regulation (Iload < 100 mA) | - | - | 50 | mV/A | | Settling Time <sup>(1)(3)</sup> | - | - | 50 | μ\$ | | Maximum Output Current | 140 | \ | (FT) | mA | | Minimum Load Current | 5 | 3 bor. | - | μА | | Input Voltage | | -897-202 | 4.2 <sup>(6)</sup> | V | | Dropout Voltage (Iload = 70 mA) | 0005 | 3582 | 350 | mV | | Quiescent Current (excluding load, Iload < 1mA) | 25 | 35 | 50 | μА | | Low Power Mode <sup>(4)</sup> | . 42 | 515 | | | | Quiescent Current (excluding load, Iload < 100μA) | 4 | 7 | 10 | μА | | Disabled Mode <sup>(5)</sup> | | wte | ch. c | OM | | Quiescent Current | 1.5 | 2.5 | 3.5 | μΑ | #### Notes: For optimum performance the VDD ANA ball adjacent to VREG IN should be used for regulator ouput. - Regulator output connected to 47nF pure and $4.7\mu F$ $2.2\Omega$ ESR capacitors. - (2) Frequency range 100Hz to 100kHz. - (3) 1mA to 70mA pulsed load. - Low power mode is entered and exited automatically when the chip enters/leaves Deep Sleep mode. - (5) Regulator is disabled when VREG IN is either open circuit or driven to the same voltage as VDD ANA. - Operation up to 5.6V is permissible without damage and without the output voltage rising sufficiently to damage the rest of BlueCore3, but output regulation and other specifications are no longer guaranteed at input voltages in excess of 4.2V. | Input/Output Terminal Char | acteristics (Continued) | | | | | |---------------------------------------------------------------|-------------------------|---------|---------|---------|--------------| | Digital Terminals | | Minimum | Typical | Maximum | Unit | | Input Voltage Levels | | | | | | | V <sub>IL</sub> input logic level low | 2.7V ≤ VDD ≤ 3.0V | -0.4 | - | +0.8 | V | | | 1.7V ≤ VDD ≤ 1.9V | -0.4 | - | +0.4 | V | | V <sub>IH</sub> input logic level high | | 0.7VDD | - | VDD+0.4 | V | | Output Voltage Levels | | | | | | | V <sub>OL</sub> output logic level low, | | | | 0.2 | V | | $(I_0 = 4.0 \text{mA}), 2.7 \text{V} \le \text{VDD} \le 3.$ | 0V | | 小园加 | 0.2 | V | | V <sub>OL</sub> output logic level low, | | 斗打工中 | hr. | 0.4 | V | | $(I_0 = 4.0 \text{mA}), 1.7 \text{V} \leq \text{VDD} \leq 1.$ | 9V | | - | 0.4 | V | | V <sub>OH</sub> output logic level high, | | VDD-0.2 | 2.89 | | V | | $(I_0 = -4.0 \text{mA}), 2.7 \text{V} \le \text{VDD} \le 3$ | .0V | VDD-0.2 | _ | _ | V | | V <sub>OH</sub> output logic level high, | 0100 | VDD-0.4 | AE | _ | V | | $(I_0 = -4.0 \text{mA}), 1.7 \text{V} \le \text{VDD} \le 1$ | .9V | VDD-0.4 | 110 | _ | V | | Input and Tri-state Current wi | th: 1351 | 9 | | | and the same | | Strong pull-up | 6 - | -100 | -40 | -10 | μΑ | | Strong pull-down | 1/301 | +10 | +40 | +100 | μΑ | | Weak pull-up | +b: 11. | -5.0 | -1.0 | -0.2 | μА | | Weak pull-down | | +0.2 | +1.0 | +5.0 | μΑ | | I/O pad leakage current | | -1 | 0 | +1 | μА | | C <sub>I</sub> Input Capacitance | | 1.0 | - | 5.0 | pF | | Input/Output Terminal Characteristics (Continued) | | | | | |-------------------------------------------------------|------------|---------|------------|------| | USB Terminals | Minimum | Typical | Maximum | Unit | | VDD_USB for correct USB operation | 3.1 | | 3.6 | V | | Input threshold | | | | | | V <sub>IL</sub> input logic level low | - | - | 0.3VDD_USB | V | | V <sub>IH</sub> input logic level high | 0.7VDD_USB | - | - | V | | Input leakage current | | | | | | VSS_PADS < V <sub>IN</sub> < VDD_USB <sup>(1)</sup> | -1 | 1 | 5 | μА | | C <sub>I</sub> Input capacitance | 2.5 | 小园刀声 | 10.0 | pF | | Output Voltage levels | 13-72 T | 2600 | | | | To correctly terminated USB Cable | | | | | | V <sub>OL</sub> outp <mark>ut log</mark> ic level low | 0.0 | 3587 | 0.2 | V | | V <sub>OH</sub> output logic level high | 2.8 | - | VDD_USB | V | | Input/Output Terminal Characteristics (Continued) | | | | | | |---------------------------------------------------|---------|---------|---------|------|--| | Power-on reset | Minimum | Typical | Maximum | Unit | | | VDD_CORE falling threshold | 1.40 | 1.50 | 1.60 | V | | | VDD_CORE rising threshold | 1.50 | 1.60 | 1.70 | V | | | Hysteresis | 0.05 | 0.10 | 0.15 | V | | | Input/Output Terminal Characteristics (C | ontinued) | | | | |------------------------------------------|-----------------|------|---------|---------| | Crystal Oscillator | Minimum Typical | | Maximum | Unit | | Crystal frequency <sup>(4)</sup> | 8.0 | - | 32.0 | MHz | | Digital trim range <sup>(5)</sup> | 5.0 | 6.2 | 8.0 | pF | | Trim step size <sup>(5)</sup> | - | 0.1 | - | pF | | Transconductance | 2.0 | - | - | mS | | Negative resistance <sup>(6)</sup> | 870 | 1500 | 2400 | Ω | | External Clock | | | | | | Input frequency <sup>(7)</sup> | 7.5 | - | 40.0 | MHz | | Clock input level <sup>(8)</sup> | 0.2 | - | VDD_ANA | V pk-pk | | Allowable jitter | - | - | 15 | ps rms | | XTAL_IN input impedance | - | - | - | kΩ | | XTAL_IN input capacitance | - | 7 | - | pF | | Input/Output Terminal Characteristics (Continued) | | | | | | | | | | | | |---------------------------------------------------|------|---------|---------|---------|-----------|--|--|--|--|--|--| | Auxiliary ADC | | Minimum | Typical | Maximum | Unit | | | | | | | | Resolution | | - | - | 8 | Bits | | | | | | | | Input voltage range (LSB size = VDD_ANA/255) | | 0 | - | VDD_ANA | V | | | | | | | | Accuracy | INL | -1 | - | 1 | LSB | | | | | | | | (Guaranteed monotonic) | DNL | 0 | - | 1 | LSB | | | | | | | | Offset | | -1 | - | 1 | LSB | | | | | | | | Gain Error | | -0.8 | - | 0.8 | % | | | | | | | | Input Bandwidth | | | 100 | SR IZP | kHz | | | | | | | | Conversion time | 2015 | 不能不 | 2.5 | - | μS | | | | | | | | Sample rate <sup>(2)</sup> | His | | | 700 | Samples/s | | | | | | | | Input/Output Terminal Characteristic | s (Continued) | 3320 | | | |------------------------------------------------|---------------|--------------------------|---------|------| | Auxiliary DAC | Minimum | Typical | Maximum | Unit | | Resolution | 1221 | _ | 8 | Bits | | Average output step size <sup>(3)</sup> | 12.5 | 14.5 | 17.0 | mV | | Output Voltage | 1/11/11 | monotonic <sup>(3)</sup> | | | | Voltage range (I <sub>O</sub> =0mA) | VSS_PADS | - | VDD_PIO | V | | Current range | -10.0 | - | +0.1 | mA | | Minimum output voltage (I <sub>O</sub> =100mA) | 0.0 | - | 0.2 | V | | Maximum output voltage (I <sub>O</sub> =10mA) | VDD_PIO-0.3 | - | VDD_PIO | V | | High Impedance leakage current | -1 | - | +1 | μΑ | | Offset | -220 | - | +120 | mV | | Integral non-linearity <sup>(3)</sup> | -2 | | +2 | LSB | | Settling time (50pF load) | - | - | 10 | μS | | Input/Output Terminal Characteristics (Continued | ) | | | | |--------------------------------------------------------------------------------------|---------|-----------|---------|--------| | Stereo Audio CODEC | Minimum | Typical | Maximum | Unit | | Input Stage/Microphone Amplifier | | | | | | Input full scale at maximum gain | - | 4 | - | mV rms | | Input full scale at minimum gain | - | 400 | - | mV rms | | Gain resolution | - | 3 | - | dB | | Distortion at 1kHz | - | | -74 | dB | | Input referenced rms noise in 15kHz bandwidth | - | 8 | _ | μV rms | | 3dB Bandwidth | | _ 17. 17. | 四日 | kHz | | Input impedance | 1747 | 20 | _ | kΩ | | THD+N (microphone input) @ 30mV rms input | | -66 | - | dB | | Analogue to Digital Converter | 0237 | 3587 | | | | Resolution | -633- | V-M-Dr-1 | 16 | bits | | Input sample rate | 8 | 515 | 44.1 | kHz | | Signal / (Noise + Distortion), 0 - F <sub>sample</sub> /2, with full scale 1kHz tone | 10005 | ) | | m | | F <sub>sample</sub> = 8kHz | - | 84 | 34.00 | dB | | F <sub>sample</sub> = 11.025kHz | WW. C | 83 | - | dB | | F <sub>sample</sub> = 16kHz | - | 84 | - | dB | | F <sub>sample</sub> = 22.050kHz | - | 83 | - | dB | | F <sub>sample</sub> = 32kHz | - | 80 | - | dB | | F <sub>sample</sub> = 44.1kHz | - | 74 | - | dB | | Digital Gain | -24 | | 21.5 | dB | | Digital to Analogue Converter | | | | | | Resolution | - | - | 16 | bits | | Output sample rate | 8 | - | 48 | kHz | | Gain Resolution | - | 3 | - | dB | | Signal / (Noise + Distortion), 0 – 20 kHz, with full scale 1kHz tone | | | | | | F <sub>sample</sub> = 8kHz | - | 79 | - | dB | | F <sub>sample</sub> = 11.025kHz | - | 78 | - | dB | | F <sub>sample</sub> = 16kHz | - | 79 | - | dB | | F <sub>sample</sub> = 22.050kHz | - | 88 | - | dB | | F <sub>sample</sub> = 32kHz | - | 90 | - | dB | | F <sub>sample</sub> = 44.1kHz | - | 90 | - | dB | | F <sub>sample</sub> = 48kHz | - | 89 | - | dB | | Digital Gain | -24 | _ | 21.5 | dB | | Input/Output Terminal Characteristics (Continued) | | | | | | | | | |-------------------------------------------------------------|---------|---------|---------|---------|--|--|--|--| | Output Stage/Loudspeaker Driver | Minimum | Typical | Maximum | Unit | | | | | | Output power into $32\Omega$ | - | 30 | - | mW pk | | | | | | Output voltage full scale swing | - | 2.0 | - | V pk-pk | | | | | | Output current drive (at full scale swing) <sup>(9)</sup> | 10 | 20 | 40 | mA | | | | | | Output full scale current (at reduced swing) <sup>(9)</sup> | - | 75 | - | mA | | | | | | Distortion and noise (relative to full scale), THD | - | -75 | - | dBc | | | | | | Allowed Load: resistive | 16 | - | O.C. | Ω | | | | | | Allowed Load: capacitive | - | - I | 500 | pF | | | | | #### Notes: VDD\_CORE, VDD\_RADIO, VDD\_LO and VDD\_ANA are at 1.8V unless shown otherwise. VDD\_PADS, VDD\_PIO and VDD\_USB are at 3.0V unless shown otherwise. The same setting of the digital trim is applied to both XTAL IN and XTAL OUT. Current drawn into a pin is defined as positive, current supplied out of a pin is defined as negative. - (1) Internal USB pull-up disabled. - (2) Access of ADC is through VM function and therefore sample rate given is achieved as part of this function. - (3) Specified for an output voltage between 0.2V and VDD\_PIO -0.2V - (4) Integer multiple of 250kHz. - The difference between the internal capacitance at minimum and maximum settings of the internal digital trim. - (6) XTAL frequency = 16MHz; XTAL C0 = 0.75pF; XTAL load capacitance = 8.5pF. - (7) Clock input can be any frequency between 8 and 40MHz in steps of 250kHz plus CDMA/3G TCXO frequencies of 7.68, 14.44, 15.36, 16.2, 16.8, 19.2, 19.44, 19.68, 19.8 and 38.4MHz. - (8) Clock input can either be sinusoidal or square wave. If the peaks of the signal are below VSS\_ANA or above VDD\_ANA a DC blocking capacitor is required between the signal and XTAL\_IN. - (9) For specified THD. Much greater current can be supplied by the loudspeaker driver with compromised THD. # 4 Radio Characteristics # 4.1 Temperature +20°C # 4.1.1 Transmitter | Radio Characteristics | VDD = 1.8V Tem | perature | = +20°C | | | | |--------------------------------------------------|---------------------------------------------|----------|---------|-------|-------------------------------------------------|-----------| | | | Min | Тур | Max | Bluetooth<br>Specification | Unit | | Maximum RF transmit power | r <sup>(1)(2)(3)</sup> | - | 6.5 | W- | -6 to +4 <sup>(4)</sup> | dBm | | RF power control range <sup>(1)(2)</sup> | 2 一下地 | 老子 | 35 | HI | ≥16 | dB | | RF power range control reso | olution | | 0.5 | - | - | dB | | 20dB bandwidth for modulate | ed carrier | 000 | 800 | 85 | ≤1000 | kHz | | Adjacent channel transmit p | ower F=F <sub>0</sub> ± 2MHz <sup>(5)</sup> | -0: | -40 | _ | ≤-20 | dBm | | Adjacent channel transmit p | ower $F=F_0 \pm 3MHz^{(5)}$ | - | -45 | - 4 | ≤-40 | dBm | | ∆f1avg "Maximum Modulation | on" | 20 | 165 | 731 | 140 <f1avg<175< td=""><td>kHz</td></f1avg<175<> | kHz | | ∆f2max "Minimum Modulation | on" | - | 145 | - | 115 | kHz | | ∆f1avg/∆f2avg | 10 | _ | 0.9 | -7 W. | ≥0.80 | ) | | Initial carrier frequency toler | ance | NAMA | 10 | E- | ±75 | kHz | | Drift Rate | ELD. | _ | 8 | - | ≤20 | kHz/ 50μs | | Drift (single slot packet) | | - | 9 | - | ≤25 | kHz | | Drift (five slot packet) | | - | 10 | - | ≤40 | kHz | | Emissions | Frequency (GHz) | Min | Тур | Max | Specification | Unit | | Emitted power in cellular bands measured at chip | 0.925-0.960 | - | -143 | - | Integrated in 200kHz bandwidth | dBm/Hz | | terminals<br>Output power ≤4dBm | 1.570-1.580 | - | -138 | - | Integrated in 1MHz bandwidth | dBm/Hz | | | 1.805-1.880 | - | -131 | - | Integrated in 200kHz bandwidth | dBm/Hz | | | 1.930-1.990 | - | -135 | - | Integrated in 30kHz bandwidth | dBm/Hz | | | 1.930-1.990 | - | -135 | _ | Integrated in 200kHz bandwidth | dBm/Hz | | | 1.930-1.990 | - | -137 | - | Integrated in 1.2MHz bandwidth | dBm/Hz | | | 2.110-2.170 | - | -132 | - | Integrated in 1.2MHz bandwidth | dBm/Hz | | | 2.110-2.170 | - | -135 | - | Integrated in 5MHz bandwidth | dBm/Hz | ### Notes: - (1) Results are referenced to the single ended port of the baun. - (2) Measured according to the Bluetooth v1.2 specification. - (3) The firmware maintains the transmit power to be within the Bluetooth v1.2 specification limits. - (4) Class 2 RF transmit power range, Bluetooth v1.2 specification. - <sup>(5)</sup> Measured at $F_0 = 2441MHz$ . ### 4.1.2 Receiver | Radio Characteristics VDD = 1.8V Temperature = +20°C | | | | | | | | | |------------------------------------------------------|------------------------------------------|-------|------|--------------------|----------------------------|--------|--|--| | | Frequency<br>(GHz) | Min | Тур | Max | Bluetooth<br>Specification | Unit | | | | | 2.402 | - | -83 | - | | dBm | | | | Sensitivity at 0.1% BER for all packet types | 2.441 | - | -85 | - | ≤-70 | dBm | | | | packet types | 2.480 | - | -83 | - | | dBm | | | | Maximum received signal at 0.1 | % BER | - | 3 | - | ≥-20 | dBm | | | | C/I co-channel | | - | 8 | -15-3 | ≤11 | dB | | | | Adjacent channel selectivity C/I | F=F <sub>0</sub> +1MHz <sup>(1)(2)</sup> | 12 | -4 | 2 1/16. | ≤0 | dB | | | | Adjacent channel selectivity C/I | F=F <sub>0</sub> -1MHz <sup>(1)(2)</sup> | 1-4 | -3 | 10 <u>100 1</u> 00 | ≤0 | dB | | | | Adjacent channel selectivity C/I | F=F <sub>0</sub> +2MHz <sup>(1)(2)</sup> | - | -38 | 1500 | ≤-30 | dB | | | | Adjacent channel selectivity C/I | F=F <sub>0</sub> -2MHz <sup>(1)(2)</sup> | -83 | -21 | 000. | ≤-20 | dB | | | | Adjacent channel selectivity C/I | F≥F <sub>0</sub> +3MHz <sup>(1)(2)</sup> | _ | -45 | W-7539 | ≤-40 | dB | | | | Adjacent channel selectivity C/I | F≤F <sub>0</sub> –5MHz <sup>(1)(2)</sup> | | -45 | 515 | ≤-40 | dB | | | | Adjacent channel selectivity C/I | F=F <sub>Image</sub> <sup>(1)(2)</sup> | 10 | -20 | - | ≤-9 | dB | | | | Maximum level of intermodulation | on interferers <sup>(3)</sup> | - | -30 | 200 | ≥-39 | dBm | | | | Spurious output level <sup>(4)</sup> | 112 | VIACE | -140 | SMF | | dBm/Hz | | | | Blocking | Frequency<br>(GHz) | Min | Тур | Max | Modulation | Units | | | | Continuous power in cellular | 0.824-0.849 <sup>(5)</sup> | - | 2 | - | GSM | dBm | | | | bands required to block Bluetooth reception (for | 0.880-0.915 | - | 7 | - | GSM | dBm | | | | Bluetooth sensitivity of | 1.710-1.785 | - | 6 | - | GSM | dBm | | | | -67dBm with 0.1% BER) | 1.850-1.910 | - | 5 | - | GSM | dBm | | | | Measured at chip terminals | 1.920-1.980 | - | -6 | - | W_CDMA | dBm | | | | Continuous power in cellular | 0.824-0.849 <sup>(5)</sup> | - | -5 | - | GSM | dBm | | | | bands required to block Bluetooth reception (for | 0.880-0.915 | - | -4 | - | GSM | dBm | | | | sensitivity of -80dBm with | 1.710-1.785 | - | -3 | - | GSM | dBm | | | | 0.1% BER) measured at chip terminals | 1.850-1.910 | - | -4 | - | GSM | dBm | | | | Cimiliais | 1.920-1.980 | - | -14 | - | W_CDMA | dBm | | | #### Notes: Results shown are referenced to the single ended port of the RF balun. - <sup>(1)</sup> Up to five exceptions are allowed in v1.2 of the Bluetooth specification. BlueCore3-Multimedia External is guaranteed to meet the C/I performance as specified by the Bluetooth specification v1.2. - (2) Measured at $\tilde{F}$ = 2441MHz. - (3) Measured at f1-f2 = 5MHz. Measurement is performed in accordance with Bluetooth RF test RCV/CA/05/c. i.e. wanted signal at -64dBm. - <sup>(4)</sup> Actual figure is below -140dBm/Hz except for discrete tones at multiples of 800MHz. - (5) | 3fBlocking fBluetooth | > 4MHz. # 4.2 Temperature -40°C # 4.2.1 Transmitter | Radio Characteristics VDD = 1.8V Temperature = -40°C | | | | | | | | | | |---------------------------------------------------------------------------|----------|-----|------|-----------------------------|----------|--|--|--|--| | | Min | Тур | Max | Bluetooth<br>Specification | Unit | | | | | | Maximum RF transmit power <sup>(1)</sup> | - | 8 | - | -6 to +4 <sup>(2)</sup> | dBm | | | | | | RF power control range | - | 35 | - | ≥16 | dB | | | | | | RF power range control resolution | - | 0.5 | FIR | に | dB | | | | | | 20dB bandwidth for modulated carrier | St. L | 800 | DE | ≤1000 | kHz | | | | | | Adjacent channel transmit power F=F <sub>0</sub> ±2MHz <sup>(3) (4)</sup> | 7 3. | -40 | _ | ≤-20 | dBm | | | | | | Adjacent channel transmit power F=F <sub>0</sub> ±3MHz <sup>(3) (4)</sup> | - 0 | -45 | 58 | ≤-40 | dBm | | | | | | Δf1avg "Maximum Modulation" | 333 | 165 | ) | 140<∆f1 <sub>avg</sub> <175 | kHz | | | | | | Δf2max "Minimum Modulation" | | 145 | | 115 | kHz | | | | | | Δf2avg / Δf1avg | NA | 0.9 | 250 | ≥0.80 | - | | | | | | Initial carrier frequency tolerance | 00 | 10 | - | ±75 | kHz | | | | | | Drift Rate | - | 8 | + ( | ≤20 | kHz/50μs | | | | | | Drift (single slot packet) | · WW | 9 | 44 C | ≤25 | kHz | | | | | | Drift (five slot packet) | <u> </u> | 10 | - | ≤40 | kHz | | | | | #### Notes: - (1) BlueCore3-Multimedia External firmware maintains the transmit power to be within the Bluetooth specification v1.2 limits. - (2) Class 2 RF transmit power range, Bluetooth specification v1.2. - (3) Measured at $F_0 = 2441MHz$ . - <sup>(4)</sup> Up to three exceptions are allowed in v1.2 of the Bluetooth specification. # 4.2.2 Receiver | Radio Characteristics VDD = 1.8V Temperature = -40°C | | | | | | | | | | |------------------------------------------------------|--------------------|-----|-------|-----|----------------------------|------|--|--|--| | | Frequency<br>(GHz) | Min | Тур | Max | Bluetooth<br>Specification | Unit | | | | | | 2.402 | - | -85.0 | - | | | | | | | Sensitivity at 0.1% BER for all packet types | 2.441 | - | -88.0 | - | ≤-70 | dBm | | | | | types | 2.480 | - | -85 | - | | | | | | | Maximum received signal at 0.1% BER | | - | 1 | - | ≥-20 | dBm | | | | # 4.3 Temperature -25°C # 4.3.1 Transmitter | Radio Characteristics VDD = 1.8V Temperature = -25°C | | | | | | | | | |---------------------------------------------------------------------------|-------|-----|------|-----------------------------|----------|--|--|--| | | Min | Тур | Max | Bluetooth<br>Specification | Unit | | | | | Maximum RF transmit power <sup>(1)</sup> | 1 | 7 | - | -6 to +4 <sup>(2)</sup> | dBm | | | | | RF power control range | ı | 35 | - | ≥16 | dB | | | | | RF power range control resolution | ı | 0.5 | FIR | | dB | | | | | 20dB bandwidth for modulated carrier | St. B | 800 | bls | ≤1000 | kHz | | | | | Adjacent channel transmit power F=F <sub>0</sub> ±2MHz <sup>(3) (4)</sup> | 1 7 | -40 | - | ≤-20 | dBm | | | | | Adjacent channel transmit power F=F <sub>0</sub> ±3MHz <sup>(3) (4)</sup> | - ( | -45 | 200 | ≤-40 | dBm | | | | | Δf1avg "Maximum Modulation" | 9.3. | 165 | | 140<∆f1 <sub>avg</sub> <175 | kHz | | | | | Δf2max "Minimum Modulation" | _ | 145 | | 115 | kHz | | | | | Δf2avg / Δf1avg | nh! | 0.9 | 250 | ≥0.80 | - | | | | | Initial carrier frequency tolerance | 00 | 10 | - | ±75 | kHz | | | | | Drift Rate | - | 8 | | ≤20 | kHz/50μs | | | | | Drift (single slot packet) | - HVH | 9 | 88 0 | ≤25 | kHz | | | | | Drift (five slot packet) | - | 10 | - | ≤40 | kHz | | | | #### Notes: - (1) BlueCore-Multimedia External firmware maintains the transmit power to be within the Bluetooth specification v1.2 limits. - (2) Class 2 RF transmit power range, Bluetooth specification v1.2. - $^{(3)}$ Measured at $F_0 = 2441MHz$ . - <sup>(4)</sup> Up to three exceptions are allowed in v1.2 of the Bluetooth specification. # 4.3.2 Receiver | Radio Characteristics VDD = 1.8V Temperature = -25°C | | | | | | | | | | |------------------------------------------------------|--------------------|-----|-------|-----|----------------------------|------|--|--|--| | | Frequency<br>(GHz) | Min | Тур | Max | Bluetooth<br>Specification | Unit | | | | | 2 | 2.402 | - | -84.5 | - | | | | | | | Sensitivity at 0.1% BER for all packet types | 2.441 | - | -86.5 | - | ≤-70 | dBm | | | | | types | 2.480 | - | -84.5 | - | | | | | | | Maximum received signal at 0.1% BER | • | - | 1 | - | ≥-20 | dBm | | | | # 4.4 Temperature +85°C # 4.4.1 Transmitter | Radio Characteristics VDD = 1.8V Temperature = +85°C | | | | | | | | | | |---------------------------------------------------------------------------|----------|-----|------|-----------------------------|----------|--|--|--|--| | | Min | Тур | Max | Bluetooth<br>Specification | Unit | | | | | | Maximum RF transmit power <sup>(1)</sup> | - | 3 | - | -6 to +4 <sup>(2)</sup> | dBm | | | | | | RF power control range | - | 35 | - | ≥16 | dB | | | | | | RF power range control resolution | - | 0.5 | FIR | | dB | | | | | | 20dB bandwidth for modulated carrier | St. L | 800 | DE | ≤1000 | kHz | | | | | | Adjacent channel transmit power F=F <sub>0</sub> ±2MHz <sup>(3) (4)</sup> | 7 3. | -40 | _ | ≤-20 | dBm | | | | | | Adjacent channel transmit power F=F <sub>0</sub> ±3MHz <sup>(3) (4)</sup> | - 0 | -45 | 58 | ≤-40 | dBm | | | | | | Δf1avg "Maximum Modulation" | 333 | 165 | ) | 140<∆f1 <sub>avg</sub> <175 | kHz | | | | | | Δf2max "Minimum Modulation" | | 140 | | 115 | kHz | | | | | | Δf2avg / Δf1avg | NA | 0.9 | 250 | ≥0.80 | - | | | | | | Initial carrier frequency tolerance | 00 | 10 | - | ±75 | kHz | | | | | | Drift Rate | - | 8 | + C | ≤20 | kHz/50μs | | | | | | Drift (single slot packet) | - HVH | 9 | 88 0 | ≤25 | kHz | | | | | | Drift (five slot packet) | <u> </u> | 10 | - | ≤40 | kHz | | | | | #### Notes: - BlueCore3-Multimedia External firmware maintains the transmit power to be within the Bluetooth specification v1.2 limits. - (2) Class 2 RF transmit power range, Bluetooth specification v1.2. - (3) Measured at $F_0 = 2441MHz$ . - <sup>(4)</sup> Up to three exceptions are allowed in v1.2 of the Bluetooth specification. ### 4.4.2 Receiver | Radio Characteristics VDD = 1.8V Temperature = +85°C | | | | | | | |------------------------------------------------------|--------------------|-----|-----|-----|----------------------------|------| | | Frequency<br>(GHz) | Min | Тур | Max | Bluetooth<br>Specification | Unit | | Sensitivity at 0.1% BER for all packet types | 2.402 | - | -80 | - | ≤-70 | dBm | | | 2.441 | - | -83 | - | | | | | 2.480 | - | -80 | - | | | | Maximum received signal at 0.1% BER | | - | 5 | - | ≥-20 | dBm | # 4.5 Temperature +105°C # 4.5.1 Transmitter | Radio Characteristics VDD = 1.8V Temperature = +105°C | | | | | | | |---------------------------------------------------------------------------|-------|------|-------|-----------------------------|----------|--| | | Min | Тур | Max | Bluetooth<br>Specification | Unit | | | Maximum RF transmit power <sup>(1)</sup> | - | 1 | - | -6 to +4 <sup>(2)</sup> | dBm | | | RF power control range | - | 35 | - | ≥16 | dB | | | RF power range control resolution | - | 0.5 | FIR | 13 | dB | | | 20dB bandwidth for modulated carrier | St. L | 800 | DIE | ≤1000 | kHz | | | Adjacent channel transmit power F=F <sub>0</sub> ±2MHz <sup>(3) (4)</sup> | 1 7 | -403 | _ | ≤-20 | dBm | | | Adjacent channel transmit power F=F <sub>0</sub> ±3MHz <sup>(3) (4)</sup> | - 0 | -45 | 200 | ≤-40 | dBm | | | Δf1avg "Maximum Modulation" | 333 | 165 | ( | 140<∆f1 <sub>avg</sub> <175 | kHz | | | Δf2max "Minimum Modulation" | _ | 135 | | 115 | kHz | | | Δf2avg / Δf1avg | n L | 0.9 | 250 | ≥0.80 | - | | | Initial carrier frequency tolerance | 00 | 10 | - | ±75 | kHz | | | Drift Rate | - | 8 | met ( | ≤20 | kHz/50μs | | | Drift (single slot packet) | · WW | 9 | 44 C | ≤25 | kHz | | | Drift (five slot packet) | · - | 10 | - | ≤40 | kHz | | #### Notes: - BlueCore3-Multimedia External firmware maintains the transmit power to be within the Bluetooth specification v1.2 limits. - (2) Class 2 RF transmit power range, Bluetooth specification v1.2. - (3) Measured at $F_0 = 2441MHz$ . - <sup>(4)</sup> Up to three exceptions are allowed in v1.2 of the Bluetooth specification. ### 4.5.2 Receiver | Radio Characteristics VDD = 1.8V Temperature = +105°C | | | | | | | |-------------------------------------------------------|--------------------|-----|-----|-----|----------------------------|------| | | Frequency<br>(GHz) | Min | Тур | Max | Bluetooth<br>Specification | Unit | | Sensitivity at 0.1% BER for all packet types | 2.402 | - | -80 | - | ≤-70 | dBm | | | 2.441 | - | -82 | - | | | | | 2.480 | - | -80 | - | | | | Maximum received signal at 0.1% BER | | - | 5 | - | ≥-20 | dBm | # 4.6 Power Consumption | Typical Average Current Consumption | | | | | | |----------------------------------------------------------------|---------|---------|--|--|--| | VDD=1.8V Temperature = +20°C Output Power = +4dBm | | | | | | | Mode | Average | Unit | | | | | SCO connection HV3 (30ms interval Sniff Mode) (Slave) | 21 | mA | | | | | SCO connection HV3 (30ms interval Sniff Mode) (Master) | 21 | mA | | | | | SCO connection HV3 (No Sniff Mode) (Slave) | 28 | mA | | | | | SCO connection HV1 (Slave) | 42 | mA mA | | | | | SCO connection HV1 (Master) | 42 | mA | | | | | ACL data transfer 115.2kbps UART no traffic (Master) | 5 | mA | | | | | ACL data transfer 115.2kbps UART no traffic (Slave) | 22 | mA | | | | | ACL data transfer 720kbps UART (Master or Slave) | 45 | mA | | | | | ACL data transfer 720kbps USB (Master or Slave) | 45 | mA | | | | | ACL connection, Sniff Mode 40ms interval, 38.4kbps UART | 3.2 | mA | | | | | ACL connection, Sniff Mode 1.28s interval, 38.4kbps UART | 0.45 | mA | | | | | Parked Slave, 1.28s beacon interval, 38.4kbps UART | 0.55 | mA | | | | | Standby Mode (Connected to host, no RF activity) | 47.0 | μΑ | | | | | Reset (RESET high or RESETB low) | 15.0 | μΑ | | | | | DSP | | | | | | | DSP core (including PM memory access) | | | | | | | Minimum (NOP) | 0.25 | mA/MIPS | | | | | Maximum (MAC) | 0.65 | mA/MIPS | | | | | DSP memory access (DM1 or DM2) | 0.15 | mA/MIPS | | | | | CODEC | | | | | | | Microphone inputs and ADC / channel | 0.85 | mA | | | | | DAC and loudspeaker driver, no signal / channel <sup>(1)</sup> | 1.4 | mA | | | | | Digital audio processing subsystem 8 mA | | | | | | ### Note: <sup>(1)</sup> Power consumption increase is >5% for maximum signal. # 5 Device Diagram Figure 5.1: BlueCore3-Multimedia External Device Diagram # 6 Description of Functional Blocks ### 6.1 RF Receiver The receiver features a near-zero Intermediate Frequency (IF) architecture that allows the channel filters to be integrated on to the die. Sufficient out-of-band blocking specification at the Low Noise Amplifier (LNA) input allows the radio to be used in close proximity to Global System for Mobile Communications (GSM) and Wideband Code Division Multiple Access (W-CDMA) cellular phone transmitters without being desensitised. The use of a digital Frequency Shift Keying (FSK) discriminator means that no discriminator tank is needed and its excellent performance in the presence of noise allows BlueCore3-Multimedia External to exceed the Bluetooth requirements for co-channel and adjacent channel rejection. ## 6.1.1 Low Noise Amplifier The Low Noise Amplifier (LNA) can be configured to operate in single-ended or differential mode. Single-ended mode is used for Class 1 Bluetooth operation; differential mode is used for Class 2 operation. # 6.1.2 Analogue to Digital Converter The Analogue to Digital Converter (ADC) is used to implement fast Automatic Gain Control (AGC). The ADC samples the Received Signal Strength Indicator (RSSI) voltage on a slot-by-slot basis. The front-end LNA gain is changed according to the measured RSSI value, keeping the first mixer input signal within a limited range. This improves the dynamic range of the receiver, improving performance in interference limited environments. ### 6.2 RF Transmitter ### 6.2.1 IQ Modulator The transmitter features a direct IQ modulator to minimise the frequency drift during a transmit timeslot, which results in a controlled modulation index. Digital baseband transmit circuitry provides the required spectral shaping. ### 6.2.2 Power Amplifier The internal Power Amplifier (PA) has a maximum output power of +6dBm allowing BlueCore3-Multimedia External to be used in Class 2 and Class 3 radios without an external RF PA. Support for transmit power control allows a simple implementation for Class 1 with an external RF PA. ## 6.2.3 Auxiliary DAC An 8-bit voltage Auxiliary DAC is provided for power control of an external PA for Class 1 operation. # 6.3 RF Synthesiser The radio synthesiser is fully integrated onto the die with no requirement for an external Voltage Controlled Oscillator (VCO) screening can, varactor tuning diodes, LC resonators or loop filter. The synthesiser is guaranteed to lock in sufficient time across the guaranteed temperature range to meet the Bluetooth v1.2 specification. ### 6.4 Clock Input and Generation The reference clock for the system is generated from a TCXO or crystal input between 8 and 40MHz. All internal reference clocks are generated using a phase locked loop, which is locked to the external reference frequency. # 6.5 Baseband and Logic # 6.5.1 Memory Management Unit The Memory Management Unit (MMU) provides a number of dynamically allocated ring buffers that hold the data which is in transit between the host, the air or Kalimba DSP. The dynamic allocation of memory ensures efficient use of the available Random Access Memory (RAM) and is performed by a hardware MMU to minimise the overheads on the processor during data/voice transfers. ### 6.5.2 Burst Mode Controller During radio transmission the Burst Mode Controller (BMC) constructs a packet from header information previously loaded into memory-mapped registers by the software and payload data/voice taken from the appropriate ring buffer in the RAM. During radio reception, the BMC stores the packet header in memory-mapped registers and the payload data in the appropriate ring buffer in RAM. This architecture minimises the intervention required by the processor during transmission and reception. # 6.5.3 Physical Layer Hardware Engine DSP Dedicated logic is used to perform the following: - Forward error correction - Header error control - Cyclic redundancy check - Encryption - Data whitening - Access code correlation - Audio transcoding The following voice data translations and operations are performed by the firmware: - A-law/μ-law/linear voice data (from host) - A-law/μ-law/Continuously Variable Slope Delta (CVSD) (over the air) - Voice interpolation for lost packets - Rate mismatches The hardware supports all optional and mandatory features of Bluetooth v1.2, including AFH and eSCO. #### 6.5.4 RAM 32Kbytes of on-chip RAM is provided to support the RISC MCU and is shared between the ring buffers used to hold voice/data for each active connection and the general purpose memory required by the Bluetooth stack. ### 6.5.5 Kalimba DSP RAM Further on-chip RAM is provided to support the Kalimba DSP as follows: - 8K x 24-bit for data memory 1 (DM1) - 8K x 24-bit for data memory 2 (DM2) - 4K x 32-bit for program memory (PM) # 6.5.6 External Memory Driver The External Memory Driver interface can be used to connect to the external Flash memory and also to the optional external RAM for memory-intensive applications. ### 6.5.7 USB This is a full speed Universal Serial Bus (USB) interface for communicating with other compatible digital devices. BlueCore3-Multimedia External acts as a USB peripheral, responding to requests from a Master host controller such as a PC. # 6.5.8 Synchronous Serial Interface This is a synchronous serial port interface (SPI) for interfacing with other digital devices. The SPI port can be used for system debugging. It can also be used for programming the Flash memory. ### 6.5.9 **UART** This is a standard Universal Asynchronous Receiver Transmitter (UART) interface for communicating with other serial devices. ### 6.6 Microcontroller The microcontroller (MCU), interrupt controller and event timer run the Bluetooth software stack and control the radio and host interfaces. A 16-bit reduced instruction set computer (RISC) microcontroller is used for low power consumption and efficient use of memory. ## 6.6.1 Programmable I/O BlueCore3-Multimedia External has a total of 16 (12 digital and 4 analogue) programmable I/O terminals. These are controlled by firmware running on the device. #### 6.7 Kalimba DSP The Kalimba DSP is an open platform Kalimba DSP allowing signal processing functions to be performed on over-air data or CODEC data in order to enhance audio applications. Figure 6.1 shows how the Kalimba DSP interfaces to other functional blocks within BlueCore3-Multimedia External. Figure 6.1: Kalimba DSP Interface to Internal Functions The key features of the DSP include: - 32MIPS performance, 24-bit fixed point DSP Core - Single cycle MAC of 24 x 24-bit multiply and 56-bit accumulate - 32-bit instruction word - Separate program memory and dual data memory, allowing an ALU operation and up to two memory accesses in a single cycle wtech.com - Zero overhead looping and branching - Zero overhead circular buffer indexing - Single cycle barrel shifter with up to 56-bit input and 24-bit output - Multiple cycle divide (performed in the background) - Bit reversed addressing - Orthogonal instruction set - Low overhead interrupt ### 6.8 Audio Interface The audio interface circuit consists of a stereo audio CODEC, dual audio inputs and outputs, and a PCM, I<sup>2</sup>S or SPDIF configurable interface. Figure 6.2 outlines the functional blocks of the interface. The CODEC supports stereo playback and recording of audio signals at multiple sample rates with a resolution of 16-bit. The ADC and the DAC of the CODEC each contain two independent channels. Any ADC or DAC channel can be run at its own independent sample rate. Figure 6.2: Audio Interface The interface for the digital audio bus shares the same pins as the PCM CODEC Interface described in Section 8.8.9. This means that each of the audio busses are mutually exclusive in their usage. The pin out for the PCM interface with alternative pin descriptions can be seen in the device diagram shown in Figure 5.1 and Table 6.1 lists these alternative functions. | PCM Interface | SPDIF Interface | I <sup>2</sup> S Interface | |---------------|-----------------|----------------------------| | PCM_OUT | SPDIF_OUT | SD_OUT | | PCM_IN | SPDIF_IN | SD_IN | | PCM_SYNC | | ws | | PCM_CLK | | SCK | Table 6.1: Alternative Functions of the Digital Audio Bus Interface on the PCM Interface # 6.8.1 Audio Input and Output The audio input circuitry consists of a dual audio input that can be configured to be either single ended or fully differential and programmed for either microphone or line input. It has a programmable gain stage for optimisation of different microphones. The audio output circuitry consists of a dual differential class A-B output stage. ### 6.8.2 Digital Audio Interface The digital audio interface supports various digital audio bus standard, which include I<sup>2</sup>S, and the interfaces contained within the IEC 60958 specification such as SPDIF and AES3<sup>(1)</sup>. #### Note: (1) Subject to firmware support; contact CSR for current status. # 7 CSR Bluetooth Software Stacks BlueCore3-Multimedia External is supplied with stack firmware which is compliant with the Bluetooth v1.2 specification and runs on the internal RISC microcontroller. The BlueCore3-Multimedia External software architecture allows Bluetooth processing and the application program to be shared in different ways between the internal RISC microcontroller and an external host processor (if any). The upper layers of the Bluetooth stack (above HCI) can be run either on-chip or on the host processor. # 7.1 BlueCore HCI Stack Figure 7.1: BlueCore HCI Stack In the implementation shown in Figure 7.1 the internal processor runs the Bluetooth stack up to the Host Controller Interface (HCI). The Host processor must provide all upper layers, including the application. # 7.1.1 Key Features of the HCI Stack - Standard Bluetooth Functionality New Bluetooth v1.2 Mandatory Functionality: - Adaptive Frequency Hopping (AFH), including classifier - Faster connection - LMP improvements - Parameter ranges Optional v1.2 functionality supported: - Extended SCO (eSCO), eV3 +CRC, eV4, eV5 - Scatter mode - SCO handle - Synchronisation The firmware has been written against the Bluetooth Core Specification v1.2. - Bluetooth components: - Baseband (including LC) - LM - HCI - Standard USB v1.1 and UART HCI Transport Layers - All standard radio packet types - Full Bluetooth data rate, up to 723.2kbps asymmetric<sup>(1)</sup> - Operation with up to 7 active slaves<sup>(1)</sup> - Operation as slave to one master while master of several slaves (Scatternet "2.0") - Page and Inquiry scanning while slave and master (Scatternet "2.5") - Maximum number of simultaneous active ACL connections: 7<sup>(2)</sup> - Maximum number of simultaneous active SCO connections: 3<sup>(2)</sup> - Operation with up to 3 SCO links, routed to one or more slaves - All standard SCO voice coding, plus "transparent SCO" - Standard operating modes: page, inquiry, page-scan and inquiry-scan - All standard pairing, authentication, link key and encryption operations - Standard Bluetooth power saving mechanisms: Hold, Sniff and Park modes, including "Forced Hold" - Dynamic control of peers' transmit power via LMP - Master/Slave switch - Broadcast - Channel quality driven data rate - All standard Bluetooth Test Modes - Standard firmware upgrade via USB (DFU) The firmware's supported Bluetooth features are detailed in the standard Protocol Implementation Conformance Statement (PICS) documents, available from <a href="http://www.csr.com">http://www.csr.com</a>. #### Notes: - (1) Maximum allowed by Bluetooth v1.2 specification. - (2) BlueCore3-Multimedia External supports all combinations of active ACL and SCO channels for both Master and Slave operation, as specified by the Bluetooth v1.2 specification. # 7.1.2 Key Features of the HCI Stack - Extra Functionality The firmware extends the standard Bluetooth functionality with the following features: - Supports BlueCore Serial Protocol (BCSP) a proprietary, reliable alternative to the standard Bluetooth UART Host Transport - Provides a set of approximately 50 manufacturer-specific HCI extension commands. This command set (called BCCMD – "BlueCore Command"), provides: - Access to the chip's general-purpose PIO port - The negotiated effective encryption key length on established Bluetooth links - Access to the firmware's random number generator - Controls to set the default and maximum transmit powers these can help minimise interference between overlapping, fixed-location piconets - Dynamic UART configuration - Radio transmitter enable/disable a simple command connects to a dedicated hardware switch that determines whether the radio can transmit - The firmware can read the voltage on a pair of the chip's external pins. This is normally used to build a battery monitor, using either VM or host code - A block of BCCMD commands provides access to the chip's "persistent store" configuration database (PS). The database sets the device's Bluetooth address, Class of Device, radio (transmit class) configuration, SCO routing, LM, USB and DFU constants, etc. - A UART "break" condition can be used in three ways: - 1. Presenting a UART break condition to the chip can force the chip to perform a hardware reboot - 2. Presenting a break condition at boot time can hold the chip in a low power state, preventing normal initialisation while the condition exists - 3. With BCSP, the firmware can be configured to send a break to the host before sending data normally used to wake the host from a deep sleep state - The DFU standard has been extended with public/private key authentication, allowing manufacturers to control the firmware that can be loaded onto their Bluetooth modules - A modified version of the DFU protocol allows firmware upgrade via the chip's UART - A block of "radio test" or BIST commands allows direct control of the chip's radio. This aids the development of modules' radio designs, and can be used to support Bluetooth qualification. - Virtual Machine (VM). The firmware provides the VM environment in which to run application-specific code. Although the VM is mainly used with BlueLab and "RFCOMM builds" (alternative firmware builds providing L2CAP, SDP and RFCOMM), the VM can be used with this build to perform simple tasks such as flashing LED's via the chip's PIO port. - Hardware low power modes: shallow sleep and deep sleep. The chip drops into modes that significantly reduce power consumption when the software goes idle. - SCO channels are normally routed via HCI (over BCSP). However, up to three SCO channels can be routed over the chip's single PCM port (at the same time as routing any remaining SCO channels over HCI). # 7.2 Stand-Alone BlueCore3-Multimedia External and Kalimba DSP Applications Figure 7.2: Kalimba DSP Stack In Figure 7.2, this version of the stack firmware requires no host processor (but can use a host processor for debugging etc. as shown). The software layers for the application software runs on the internal RISC processor in a protected user software execution environment known as a Virtual Machine (VM) and the DSP application code runs from the DSP program memory RAM. The user may write custom application code to run on the BlueCore VM using BlueLab™ software development kit (SDK) supplied with the BlueLab Multimedia and Casira development kits, available separately from CSR. This code will then execute alongside the main BlueCore firmware. The user is able to make calls to the BlueCore firmware for various operations. The execution environment is structured so the user application does not adversely affect the main software routines, thus ensuring that the Bluetooth stack software component does not need re-qualification when the application is changed. Using the VM and the BlueLab SDK the user is able to develop applications such as a cordless headset or other profiles without the requirement of a host controller. BlueLab is supplied with example code including a full implementation of the headset profile. #### Note: Sample applications to control PIO lines can also be written with BlueLab SDK and the VM for the HCI stack. #### 7.3 Host-Side Software BlueCore3-Multimedia External can be ordered with companion host-side software: - BlueCore3-PC includes software for a full Windows®98/ME, Windows 2000 or Windows XP Bluetooth host-side stack together with IC hardware described in this document. - BlueCore3-Mobile includes software for a full host-side stack designed for modern ARM based mobile handsets together with IC hardware described in this document. # 7.4 Device Firmware Upgrade BlueCore3-Multimedia External is supplied with boot loader software, which implements a Device Firmware Upgrade (DFU) capability. This allows new firmware to be uploaded to the Flash memory through BlueCore3-Multimedia External UART or USB ports. #### 7.5 BCHS Software BlueCore Embedded Host Software is designed to enable CSR customers to implement Bluetooth functionality into embedded products quickly, cheaply and with low risk. BCHS is developed to work with CSR's family of BlueCore IC's. BCHS is intended for embedded products that have a host processor for running BCHS and the Bluetooth application e.g. a mobile phone or a PDA. BCHS together with the BlueCore IC with embedded Bluetooth core stack (L2CAP, RFCOMM and SDP) is a complete Bluetooth system solution from RF to profiles. BCHS includes most of the Bluetooth intelligence and gives the user a simple API. This makes it possible to develop a Bluetooth product without in-depth Bluetooth knowledge. The BlueCore Embedded Host Software contains 3 elements: - Example Drivers (BCSP and proxies) - Bluetooth Profile Managers - Example Applications The profiles are qualified which makes the qualification of the final product very easy. BCHS is delivered with source code (ANSI C). With BCHS also come example applications in ANSI C, which makes the process of writing the application easier. ### 7.6 Additional Software for Other Embedded Applications When the upper layers of the Bluetooth protocol stack are run as firmware on BlueCore3-Multimedia External, a UART software driver is supplied that presents the L2CAP, RFCOMM and Service Discovery (SDP) APIs to higher Bluetooth stack layers running on the host. The code is provided as 'C' source or object code. ## 7.7 CSR Development Systems CSR's BlueLab Multimedia and Casira development kits are available to allow the evaluation of the BlueCore3-Multimedia External hardware and software, and as toolkits for developing on-chip and host software. # 8 Device Terminal Descriptions ### 8.1 RF Ports The BlueCore3-Multimedia External RF\_IN terminal can be configured as either a single ended or differential input. The operational mode is determined by the setting the PS Key PSKEY TXRX PIO CONTROL (0x20). ## 8.1.1 TX A and TX B TX\_A and TX\_B form a complementary balanced pair. On transmit, their outputs are combined using a balun into the single-ended output required for the antenna. Similarly, on receive, their input signals are combined internally. Both terminals present similar complex impedances that require matching networks between them and the balun. Starting from the substrate (chip side), the outputs can each be modelled as an ideal current source in parallel with a lossy resistance and a capacitor. The bond wire can be represented as series inductance. Figure 8.1: Circuit TX/RX\_A and TX/RX\_B # 8.1.2 Transmit Port Impedances for 7 x 7 VFBGA Package (2.4-2.5GHz vs. Temperature) Figure 8.2: TX\_A Output at Power Setting 35 Figure 8.3: TX\_A Output at Power Setting 50 Figure 8.4: TX\_A Output at Power Setting 63 Figure 8.5: TX\_B Output at Power Setting 35 Figure 8.6: TX\_B Output at Power Setting 50 Figure 8.7: TX\_B Output at Power Setting 63 # 8.1.3 Receive Port Impedances for 7 x 7 VFBGA Package (2.4-2.5GHz vs. Temperature) Figure 8.8: RX\_A Balanced Receive Input Impedance Figure 8.9: RX\_B Balanced Receive Input Impedance # 8.1.4 Transmit S Parameters Port 1: TX\_A Port 2: TX\_B Temperature: +20°C Power Level: 50<sup>(1)</sup> Normalised impedance: $50\Omega$ | Frequency | S11 | | S21 | | S12 | | S22 | | |-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | (MHz) | Real | Imaginary | Real | Imaginary | Real | Imaginary | Real | Imaginary | | 2402 | -7.99E-02 | -6.71E-01 | 2.06E-03 | 6.19E-02 | 1.03E-02 | 6.30E-02 | -2.44E-02 | -6.89E-01 | | 2408 | -8.97E-02 | -6.82E-01 | -5.02E-03 | 5.85E-02 | 7.25E-04 | 6.25E-02 | -2.80E-02 | -6.85E-01 | | 2414 | -9.33E-02 | -6.82E-01 | -5.33E-03 | 5.83E-02 | 5.53E-04 | 6.24E-02 | -3.13E-02 | -6.86E-01 | | 2420 | -9.76E-02 | -6.83E-01 | -5.32E-03 | 5.83E-02 | 2.06E-04 | 6.22E-02 | -3.48E-02 | -6.86E-01 | | 2426 | -1.01E-01 | -6.83E-01 | -5.89E-03 | 5.81E-02 | -1.03E-04 | 6.21E-02 | -3.86E-02 | -6.87E-01 | | 2432 | -1.05E-01 | -6.83E-01 | -6.23E-03 | 5.80E-02 | -4.01E-04 | 6.22E-02 | -4.24E-02 | -6.87E-01 | | 2438 | -1.09E-01 | -6.84E-01 | -6.66E-03 | 5.80E-02 | -8.28E-04 | 6.19E-02 | -4.63E-02 | -6.88E-01 | | 2444 | -1.13E-01 | -6.85E-01 | -6.90E-03 | 5.79E-02 | -1.38E-03 | 6.19E-02 | -5.02E-02 | -6.89E-01 | | 2450 | -1.18E-01 | -6.85E-01 | -7.34E-03 | 5.80E-02 | -1.76E-03 | 6.19E-02 | -5.44E-02 | -6.89E-01 | | 2456 | -1.21E-01 | -6.85E-01 | -7.83E-03 | 5.80E-02 | -2.25E-03 | 6.19E-02 | -5.80E-02 | -6.89E-01 | | 2462 | -1.26E-01 | -6.85E-01 | -8.27E-03 | 5.81E-02 | -2.74E-03 | 6.20E-02 | -6.20E-02 | -6.90E-01 | | 2468 | -1.29E-01 | -6.86E-01 | -8.75E-03 | 5.81E-02 | -3.22E-03 | 6.21E-02 | -6.67E-02 | -6.90E-01 | | 2474 | -1.33E-01 | -6.86E-01 | -9.32E-03 | 5.81E-02 | -3.80E-03 | 6.22E-02 | -7.00E-02 | -6.90E-01 | | 2480 | -1.37E-01 | -6.86E-01 | -9.80E-03 | 5.82E-02 | -4.33E-03 | 6.25E-02 | -7.44E-02 | -6.92E-01 | **Table 8.1: Transmit S Parameters** #### Notes: (1) Value assigned to PSKEY\_LC\_DEFAULT\_TX\_POWER. S-Parameter data files available upon request. # 8.1.5 Balanced Receive S Parameters Port 1: RX\_A Port 2: RX\_B Temperature: +20°C Rx in balanced mode Normalised impedance: $50\Omega$ | Frequency | S11 | | <b>S21</b> | | S12 | | <b>S22</b> | | |-----------|-----------|-----------|------------|-----------|----------|-----------|------------|-----------| | (MHz) | Real | Imaginary | Real | Imaginary | Real | Imaginary | Real | Imaginary | | 2402 | -5.37E-02 | -7.53E-01 | 1.57E-02 | 3.95E-02 | 2.11E-02 | 1.75E-02 | 2.08E-02 | -7.76E-01 | | 2408 | -5.75E-02 | -7.54E-01 | 1.57E-02 | 3.94E-02 | 2.04E-02 | 1.77E-02 | 1.74E-02 | -7.78E-01 | | 2414 | -6.11E-02 | -7.54E-01 | 1.55E-02 | 3.94E-02 | 1.97E-02 | 1.80E-02 | 1.36E-02 | -7.78E-01 | | 2420 | -6.55E-02 | -7.55E-01 | 1.56E-02 | 3.94E-02 | 1.89E-02 | 1.84E-02 | 9.98E-03 | -7.78E-01 | | 2426 | -6.87E-02 | -7.55E-01 | 1.53E-02 | 3.95E-02 | 1.83E-02 | 1.88E-02 | 5.80E-03 | -7.79E-01 | | 2432 | -7.33E-02 | -7.55E-01 | 1.52E-02 | 3.96E-02 | 1.77E-02 | 1.92E-02 | 1.74E-03 | -7.80E-01 | | 2438 | -7.62E-02 | -7.56E-01 | 1.50E-02 | 3.97E-02 | 1.70E-02 | 1.95E-02 | -2.01E-03 | -7.80E-01 | | 2444 | -8.01E-02 | -7.56E-01 | 1.49E-02 | 3.96E-02 | 1.65E-02 | 1.99E-02 | -5.52E-03 | -7.80E-01 | | 2450 | -8.45E-02 | -7.57E-01 | 1.47E-02 | 3.97E-02 | 1.60E-02 | 2.01E-02 | -1.00E-02 | -7.81E-01 | | 2456 | -8.77E-02 | -7.57E-01 | 1.44E-02 | 3.97E-02 | 1.54E-02 | 2.04E-02 | -1.37E-02 | -7.81E-01 | | 2462 | -9.16E-02 | -7.57E-01 | 1.42E-02 | 3.99E-02 | 1.49E-02 | 2.08E-02 | -1.79E-02 | -7.82E-01 | | 2468 | -9.48E-02 | -7.58E-01 | 1.41E-02 | 4.00E-02 | 1.42E-02 | 2.11E-02 | -2.29E-02 | -7.82E-01 | | 2474 | -9.88E-02 | -7.59E-01 | 1.39E-02 | 4.02E-02 | 1.37E-02 | 2.17E-02 | -2.62E-02 | -7.83E-01 | | 2480 | -1.02E-01 | -7.59E-01 | 1.38E-02 | 4.02E-02 | 1.32E-02 | 2.22E-02 | -3.04E-02 | -7.85E-01 | Table 8.2: Balanced Receiver S Parameters #### Note: S-Parameter data files available upon request # 8.1.6 Single-Ended Input (RF\_IN) This is the single ended RF input from the antenna. The input presents a complex impedance that requires a matching network between the terminal and the antenna. Starting from the substrate (chip) side, the input can be modelled as a lossy capacitor with the bond wire to the ball grid represented as a series inductance. The terminal is DC blocked. The DC level must not exceed (VSS RADIO -0.3V to VDD RADIO + 0.3V). Figure 8.10: Circuit RF\_IN Note: Both terminals must be externally DC biased to VDD RADIO. # 8.1.7 Transmit RF Power Control for Class 1 Applications (TX\_PWR) An 8-bit voltage DAC (AUX\_DAC) is used to control the amplification level of the external PA for Class 1 operation. The DAC output is derived from the on chip band gap and is virtually independent of temperature and supply voltage. The output voltage is given by: $$V_{DAC} = MIN \left( \left( 3.3v \times \frac{CNTRL\_WORD}{255} \right), \left( VDD\_PIO - 0.3v \right) \right)$$ Equation 8.1: Output Voltage with Load Current ≤ 10mA for a load current ≤10mA (sourced from the device). or $$V_{DAC} = MIN \left( 3.3v \times \frac{CNTRL\_WORD}{255} \right), VDD\_PIO$$ **Equation 8.2: Output Voltage with No Load Current** for no load current. BlueCore3-Multimedia External enables the external PA only when transmitting. Before transmitting, the chip normally ramps up the power to the internal PA, then it ramps it down again afterwards. However, if a suitable external PA is used, it may be possible to ramp the power externally by driving the TX\_PWR pin on the PA from AUX\_DAC. Figure 8.11: Internal Power Ramping The persistent store key (PS Key) PSKEY\_TX\_GAINRAMP (0x1d), is used to control the delay (in units of $\mu$ s) between the end of the transmit power ramp and the start of modulation. In this period the carrier is transmitted, which gives the transmit circuitry time to fully settle to the correct frequency. Bits[15:8] define a delay, $t_{carrier}$ , (in units of $\mu$ s) between the end of the transmit power ramp and the start of modulation. In this period the carrier is transmitted, which aids interoperability with some other vendor equipment which is not strictly Bluetooth compliant. # 8.1.8 Control of External RF Components A PS Key TXRX\_PIO\_CONTROL (0x209) is used to control external RF components such as a switch, an external PA or an external LNA. PIO[0], PIO[1] and the AUX\_DAC can be used for this purpose, as indicated in Table 8.3. | TXRX_PIO_CONTROL Value | AUX_DAC Use | |------------------------|-------------------------------------------------------------------------------------------------------------------------| | 0 | PIO[0], PIO[1], AUX_DAC not used to control RF. Power ramping is internal. | | 1 | PIO[0] is high during RX, PIO[1] is high during TX. AUX_DAC not used. Power ramping is internal. | | 2 | PIO[0] is high during RX, PIO[1] is high during TX. AUX_DAC used to set gain of external PA. Power ramping is external. | | 3 | PIO[0] is low during RX, PIO[1] is low during TX. AUX_DAC used to set gain of external PA. Power ramping is external. | | 4 | PIO[0] is high during RX, PIO[1] is high during TX. AUX_DAC used to set gain of external PA. Power ramping is internal. | Table 8.3: TXRX\_PIO\_CONTROL Values # 8.2 External Reference Clock Input (XTAL\_IN) The BlueCore3-Multimedia External RF local oscillator and internal digital clocks are derived from the reference clock at the BlueCore3-Multimedia External XTAL\_IN input. This reference may be either an external clock or from a crystal connected between XTAL\_IN and XTAL\_OUT. The crystal mode is described in Section 8.3. #### 8.2.1 External Mode BlueCore3-Multimedia External can be configured to accept an external reference clock (from another device, such as TCXO) at XTAL\_IN by connecting XTAL\_OUT to ground. The external clock can either be a digital level square wave or sinusoidal and this may be directly coupled to XTAL\_IN without the need for additional components. If the peaks of the reference clock are below VSS\_ANA or above VDD\_ANA, it must be driven through a DC blocking capacitor (~33pF) connected to XTAL\_IN. A digital level reference clock gives superior noise immunity as the high slew rate clock edges have lower voltage to phase conversion. The external clock signal should meet the specifications in Table 8.4. | | Minimum | Typical | Maximum | |--------------------------------|-------------|---------|---------------------------| | Frequency <sup>(1)</sup> | 7.5MHz | 16MHz | 40MHz | | Duty cycle | 20:80 | 50:50 | 80:20 | | Edge Jitter (At Zero Crossing) | - | - | 15ps rms | | Signal Level | 400mV pk-pk | - | VDD_ANA <sup>(2)(3)</sup> | **Table 8.4: External Clock Specifications** #### Notes: - (1) The frequency should be an integer multiple of 250kHz except for the CDMA/3G frequencies. - (2) VDD ANA is 1.8V nominal. - (3) If the external clock driven through a DC blocking capacitor then maximum allowable amplitude is reduced from VDD\_ANA to 800mV pk-pk. ### 8.2.2 XTAL IN Impedance in External Mode The impedance of the XTAL\_IN will not change significantly between operating modes, typically 10fF. When transitioning from deep sleep to an active state a spike of up to 1pC may be measured. For this reason it is recommended that a buffered clock input be used. ### 8.2.3 Clock Timing Accuracy As Figure 8. indicates, the 250ppm timing accuracy on the external clock is required 7ms after the assertion of the system clock request line. This is to guarantee that the firmware can maintain timing accuracy in accordance with the Bluetooth v1.2 specification. Radio activity may occur after 11ms, therefore at this point, the timing accuracy of the external clock source must be within 20ppm. Figure 8.11: TCXO Clock Accuracy # 8.2.4 Clock Start-Up Delay BlueCore3-Multimedia External hardware incorporates an automatic 5ms delay after the assertion of the system clock request signal before running firmware. This is suitable for most applications using an external clock source. However, there may be scenarios where the clock cannot be guaranteed to either exist or be stable after this period. Under these conditions, BlueCore3-Multimedia External firmware provides a software function which will extend the system clock request signal by a period stored in PSKEY\_CLOCK\_STARTUP\_DELAY. This value is set in milliseconds from 5-31ms. This PS Key allows the designer to optimise a system where clock latencies may be longer than 5ms while still keeping the current consumption of BlueCore3-Multimedia External as low as possible. BlueCore3-Multimedia External will consume about 2mA of current for the duration of PSKEY\_CLOCK\_STARTUP\_DELAY before activating the firmware. Figure 8.12: Actual Allowable Clock Presence Delay on XTAL\_IN vs. PS Key Setting # 8.2.5 Input Frequencies and PS Key Settings BlueCore3-Multimedia External should be configured to operate with the chosen reference frequency. This is accomplished by setting the PS Key PSKEY\_ANA\_FREQ (0x1fe) for all frequencies with an integer multiple of 250KHz. The input frequency default setting in BlueCore3-Multimedia External is 26MHz. The following CDMA/3G TCXO frequencies are also catered for: 7.68, 14.4, 15.36, 16.2, 16.8, 19.2, 19.44, 19.68, 19.8 and 38.4MHz. This is accomplished by also changing PSKEY PLLX FREQ REF (0xabc). | Reference Crystal Frequency (MHz) | PSKEY_ANA_FREQ (0x1fe) (Units of 1kHz) | |-----------------------------------|----------------------------------------| | 7.68 | 7680 | | 14.40 | 14400 | | 15.36 | 15360 | | 16.20 | 16200 | | 16.80 | 16800 | | 19.20 | 19200 | | 19.44 | 19440 | | 19.68 | 19680 | | 19.80 | 19800 | | 38.40 | 38400 | | n x 250kHz | | | +26.00 Default | 26000 | Table 8.5: PS Key Values for CDMA/3G phone TCXO Frequencies # 8.3 Crystal Oscillator (XTAL\_IN, XTAL\_OUT) The BlueCore3-Multimedia External RF local oscillator and internal digital clocks are derived from the reference clock at the BlueCore3-Multimedia External XTAL\_IN input. This reference may be either an external clock or from a crystal connected between XTAL\_IN and XTAL\_OUT. The external reference clock mode is described in Section 8.2. #### 8.3.1 XTAL Mode BlueCore3-Multimedia External contains a crystal driver circuit. This operates with an external crystal and capacitors to form a Pierce oscillator. Figure 8.13: Crystal Driver Circuit Figure 8. shows an electrical equivalent circuit for a crystal. The crystal appears inductive near its resonant frequency. It forms a resonant circuit with its load capacitors. Figure 8.14: Crystal Equivalent Circuit The resonant frequency may be trimmed with the crystal load capacitance. BlueCore3-Multimedia External contains variable internal capacitors to provide a fine trim. The BlueCore3-Multimedia External driver circuit is a transconductance amplifier. A voltage at XTAL\_IN generates a current at XTAL\_OUT. The value of transconductance is variable and may be set for optimum performance. # 8.3.2 Load Capacitance For resonance at the correct frequency the crystal should be loaded with its specified load capacitance, which is defined for the crystal. This is the total capacitance across the crystal viewed from its terminals. BlueCore3-Multimedia External provides some of this load with the capacitors $C_{\text{trim}}$ and $C_{\text{int}}$ . The remainder should be from the external capacitors labelled $C_{t1}$ and $C_{t2}$ . $C_{t1}$ should be three times the value of $C_{t2}$ for best noise performance. This maximises the signal swing, hence slew rate at XTAL\_IN, to which all on chip clocks are referred. Crystal load capacitance, $C_{t1}$ is calculated with the following equation: $$C_{l} = C_{int} + \frac{C_{trim}}{2} + \frac{C_{t1} \cdot C_{t2}}{C_{t1} + C_{t2}}$$ **Equation 8.3: Load Capacitance** Where: Ctrim = 3.4pF nominal (Mid range setting) $$C_{int} = 1.5pF$$ Note: C<sub>int</sub> does not include the crystal internal self capacitance, it is the driver self capacitance. # 8.3.3 Frequency Trim BlueCore3-Multimedia External enables frequency adjustments to be made. This feature is typically used to remove initial tolerance frequency errors associated with the crystal. Frequency trim is achieved by adjusting the crystal load capacitance with on chip trim capacitors, C<sub>trim</sub>. The value of C<sub>trim</sub> is set by a 6-bit word in the Persistent Store Key PSKEY\_ANA\_FTRIM (0x1f6). Its value is calculated thus: $$C_{trim} = 110 \text{ fF} \times PSKEY\_ANA\_FTRIM$$ #### **Equation 8.4: Trim Capacitance** There are two $C_{\text{trim}}$ capacitors, which are both connected to ground. When viewed from the crystal terminals, they appear in series so each least significant bit (LSB) increment of frequency trim presents a load across the crystal of 55fF. The frequency trim is described by Equation 8.5: $$\frac{\Delta(F_x)}{F_v} = \text{pullability} \times 55 \times 10^{-3} \text{(ppm/LSB)}$$ ## **Equation 8.5: Frequency Trim** Where $F_x$ is the crystal frequency and pullability is a crystal parameter with units of ppm/pF. Total trim range is 63 times the value above. If not specified, the pullability of a crystal may be calculated from its motional capacitance with Equation 8.6: $$\frac{\partial \left(F_{x}\right)}{\partial \left(C\right)} = F_{x} \cdot \frac{C_{m}}{4(C_{l} + C_{0})^{2}}$$ **Equation 8.6: Pullability** Where: $C_0$ = Crystal self capacitance (shunt capacitance) $C_m$ = Crystal motional capacitance (series branch capacitance in crystal model). See Figure 8... Note: It is a Bluetooth requirement that the frequency is always within ±20ppm. The trim range should be sufficient to pull the crystal within ±5ppm of the exact frequency. This leaves a margin of ±15ppm for frequency drift with ageing and temperature. A crystal with an ageing and temperature drift specification of better than ±15ppm is required. #### 8.3.4 Transconductance Driver Model The crystal and its load capacitors should be viewed as a transimpedance element, whereby a current applied to one terminal generates a voltage at the other. The transconductance amplifier in BlueCore3-Multimedia External uses the voltage at its input, XTAL\_IN, to generate a current at its output, XTAL\_OUT. Therefore, the circuit will oscillate if the transconductance, transimpedance product is greater than unity. For sufficient oscillation amplitude, the product should be greater than 3. The transconductance required for oscillation is defined by the following relationship: $$g_m > \frac{3 \big( C_{t1} + C_{trim} \big) \big( C_{t2} + C_{trim} \big)}{ \big( 2 \pi F_x \big)^2 R_m \big( \big( C_0 + C_{int} \big) \big( C_{t1} + C_{t2} + 2 C_{trim} \big) + \big( C_{t1} + C_{trim} \big) \big( C_{t2} + C_{trim} \big) \big)^2}$$ **Equation 8.7: Transconductance Required for Oscillation** BlueCore3-Multimedia External guarantees a transconductance value of at least 2mA/V at maximum drive level. #### Notes: More drive strength is required for higher frequency crystals, higher loss crystals (larger Rm) or higher capacitance loading. Optimum drive level is attained when the level at XTAL\_IN is approximately 1V pk-pk. The drive level is determined by the crystal driver transconductance, by setting the Persistent Store KEY XTAL LVL (0x241). ## 8.3.5 Negative Resistance Model An alternative representation of the crystal and its load capacitors is a frequency dependent resistive element. The driver amplifier may be considered as a circuit that provides negative resistance. For oscillation, the value of the negative resistance must be greater than that of the crystal circuit equivalent resistance. Although the BlueCore3-Multimedia External crystal driver circuit is based on a transimpedance amplifier, an equivalent negative resistance may be calculated for it with the following formula in Equation 8.8: $$R_{neg} > \frac{3 (C_{t1} + C_{trim}) (C_{t2} + C_{trim})}{g_m (2\pi F_x)^2 (C_0 + C_{int}) ((C_{t1} + C_{t2} + 2C_{trim}) + (C_{t1} + C_{trim}) (C_{t2} + C_{trim}))^2}$$ **Equation 8.8: Equivalent Negative Resistance** This formula shows the negative resistance of the BlueCore3-Multimedia External driver as a function of its drive strength. The value of the driver negative resistance may be easily measured by placing an additional resistance in series with the crystal. The maximum value of this resistor (oscillation occurs) is the equivalent negative resistance of the oscillator. | | Minimum | Typical | Maximum | |-------------------|---------|-----------|---------| | Frequency | 8MHz | 16MHz | 32MHz | | Initial Tolerance | - | ±25ppm | - | | Pullability | - | ±20ppm/pF | - | **Table 8.6: Crystal Oscillator Specification** ## 8.3.6 Crystal PS Key Settings See Table 8.5. # 8.3.7 Crystal Oscillator Characteristics Figure 8.15: Crystal Load Capacitance and Series Resistance Limits with Crystal Frequency #### Note: Graph shows results for BlueCore3-Multimedia External crystal driver at maximum drive level. #### Conditions: C<sub>trim</sub> = 3.4pF centre value Crystal C<sub>o</sub> = 2pF Transconductance setting = 2mA/V Loop gain = 3 $C_{t1}/C_{t2} = 3$ Figure 8.16: Crystal Driver Transconductance vs. Driver Level Register Setting #### Note: Drive level is set by Persistent Store Key PSKEY\_XTAL\_LVL (0x241). Figure 8.17: Crystal Driver Negative Resistance as a Function of Drive Level Setting ### Crystal parameters: - Crystal frequency 16MHz (Please refer to your software build release note for frequencies supported); - Crystal C<sub>0</sub> = 0.75pF #### Circuit parameters: - C<sub>trim</sub> = 8pF, maximum value - $C_{t1}, C_{t2} = 5pF (3.9pF plus 1.1 pF stray)$ - (Crystal total load capacitance 8.5pF) #### Note: This is for a specific crystal and load capacitance. # 8.4 Off-Chip Program Memory The external memory port provides a facility to interface up to 8Mbits of 16-bit external memory. This off-chip storage is used to store BlueCore3-Multimedia External settings and program code. Flash is the storage mechanism typically used by BlueCore3-Multimedia External modules, however external masked-ROM may also be used if the host takes over responsibility for storing configuration data. The external memory port consists of 16 bi-directional data lines, D[15:0]; 19 output address lines, A[18:0] and three active low output control signals (WEB, CEB, REB). WEB is asserted when data is written to external memory. REB is asserted when data is read from external memory and the chip select line. CSB is asserted when any data transfer (read or write) is required. All of the external memory port connections are implemented using CMOS technology and use standard 0V and VDD MEM (1.8-3.6V) signalling levels. | Parameter | Value | |------------------------|----------------------| | Data width | 16-bit | | Minimum total capacity | 4Mbit (256kWord) | | Maximum access time | 50ns @85°C 10pF load | **Table 8.7: Flash Device Hardware Requirements** In addition to these hardware requirements, particular care should be taken to ensure that the sector organisation of the extended memory has the correct format. A sector is defined as an individually erasable area of external Flash. It is important to make sure that external memory devices meet certain minimum specifications. In addition particular care should be taken to ensure that the sector organisation of the extended memory has the correct format. #### Note: The document "Selection of Flash Memory for Use with BlueCore", (bcore-an-001Pd), provides guidance on the selection of suitable flash devices for all BlueCore devices and should be read in conjuction with this section. # 8.4.1 Minimum Flash Specification The flash device used with BlueCore3-Multimedia External must meet the following criteria: - Either standard or extended form of the JEDEC (AMD/Fujitsu/SST) or Intel command set. - Access time must be ≤50ns @85°C 10pF load. - Write strobe of 100ns. - Accessible in word mode, i.e., via a 16-bit data bus. - Support changing different bits within each word from 1 to 0 in at least two separate programming operations. - Programming and erase times must have fixed upper limits. - Must be bottom boot or uniform sector. - Must have independently erasable sectors with at least the following boundaries (see Memory Map for more information). | Word Address | Size (kWords) | |-------------------|---------------| | 0x00000 - 0x01FFF | 8 | | 0x02000 - 0x02FFF | 4 | | 0x03000 - 0x03FFF | 4 | | 0x04000 - 0x07FFF | 16 | | 0x08000 - 0x0FFFF | 32 | | 0x10000 - 0x17FFF | 32 | | 0x18000 | Don't care | **Table 8.8: Flash Sector Boundaries** #### **Important Note:** Satisfaction of these criteria is not sufficient for a particular device to be used; it must also support the Common Flash Interface described in Section 8.4.2 or be supported in the BlueCore3-Multimedia External firmware and host-side tools. # 8.4.2 Common Flash Interface Many modern flash devices support the Common Flash Interface (CFI) that enables device information to be interrogated in a standard manner. HCIStack1.1v13.2 and later versions of the BlueCore firmware can query this interface to adapt automatically to work with a wide variety of additional flash devices, without requiring explicit support for each device type. For a flash device to be compatible, it must satisfy both the minimum requirements detailed in Section 8.4.1, Minimum Requirements, and the following additional requirements: - The device must support the CFI, as defined by JEDEC standard JESD68. - The device must return one of the following codes for either the Primary or Alternative Algorithm Command Set (offset 0x13b or 0x17 of the Query Structure Output respectively): | Code | Description | |--------|----------------------------------| | 0x0001 | Intel/Sharp Extended Command Set | | 0x0002 | AMD/Fujitsu Standard Command Set | | 0x0003 | Intel Standard Command Set | | 0x0701 | AMD/Fujitsu Extended Command Set | Table 8.9: Common Flash Interface Algorithm Command Set Codes The device must return one of the following patterns of Erase Block Region Information (beginning at offset 0x2d of the Query Structure Output): | Erase Block Region | Number of Erase Blocks | Block Size | |--------------------|------------------------|------------| | 1 | 128, 256, 512 or 1024 | 4kbytes | Table 8.10: Erase Block Region Information for Uniform 2kword Sectors | Erase Block Region | Number of Erase Blocks | Block Size | |--------------------|------------------------|------------| | 1 | 256, 512, 1024 or 2048 | 2kbytes | Table 8.11: Erase Block Region Information for Uniform 1kword Sectors | Erase Block Region | Number of Erase Blocks | Block Size | |--------------------|------------------------|------------| | 1 | 8 | 8kbytes | | 2 | 7, 15, 31 or 63 | 64kbytes | Table 8.12: Erase Block Region Information for 8 x 4kword, n x 32kword Sectors | Erase Block Region | Number of Erase Blocks | Block Size | |--------------------|------------------------|------------| | 1 | 1 | 16kbytes | | 2 | 2 | 8kbytes | | 3 | 1 | 32kbytes | | 4 | 7, 15, 31 or 63 | 64kbytes | Table 8.13: Erase Block Region Information for 1 x 8kword, 2 x 4kword, 1 x 16kword, n x 32kword Sectors If any of these criteria is not met, then the device will **not** work unless the device is supported by the BlueCore3-Multimedia External firmware. # 8.4.3 Memory Timing ### **Memory Write Cycle** | Symbol | Parameter | Minimum <sup>(1)</sup> | Typical | Maximum <sup>(1)</sup> | Unit | |----------------------|---------------------|------------------------|---------|------------------------|------| | t <sub>wc</sub> | Write cycle time | 300 | - | - | ns | | t <sub>dat:su</sub> | Data set-up time | 150 | - | - | ns | | t <sub>dat:hd</sub> | Data hold time | 150 | - | - | ns | | t <sub>addr:su</sub> | Address set-up time | 150 | - | - | ns | | t <sub>we:low</sub> | WEB low | 100 | - | - | ns | **Table 8.14: Memory Write Cycle** #### Note: (1) Valid for temperatures between -40°C and +105°C. Figure 8.18: Memory Write Cycle #### **Memory Read Cycle** | Symbol | Parameter | Minimum <sup>(1)</sup> | Typical | Maximum <sup>(1)</sup> | Unit | |---------------------|----------------------------------|------------------------|---------|------------------------|------| | t <sub>rc</sub> | Read cycle time | 114 | 125 | - | ns | | t <sub>aa</sub> | Address access time | - | - | 110 | ns | | t <sub>re</sub> | Read enable access time | - | - | 110 | ns | | t <sub>dat:hd</sub> | Data hold time from address line | 0 | - | - | ns | **Table 8.15: Memory Read Cycle** #### Note: (1) Valid for temperatures between -40°C and +105°C. Figure 8.19: Memory Read Cycle # 8.5 UART Interface BlueCore3-Multimedia External Universal Asynchronous Receiver Transmitter (UART) interface provides a simple mechanism for communicating with other serial devices using the RS232 protocol<sup>(1)</sup>. Figure 8.20: Universal Asynchronous Receiver Four signals are used to implement the UART function, as shown in Figure 8.. When BlueCore3-Multimedia External is connected to another digital device, UART\_RX and UART\_TX transfer data between the two devices. The remaining two signals, UART\_CTS and UART\_RTS, can be used to implement RS232 hardware flow control where both are active low indicators. All UART connections are implemented using CMOS technology and have signalling levels of 0V and VDD\_PADS. UART configuration parameters, such as Baud rate and packet format, are set using BlueCore3-Multimedia External software. #### Notes: In order to communicate with the UART at its maximum data rate using a standard PC, an accelerated serial port adapter card is required for the PC. Uses RS232 protocol but voltage levels are 0V to VDD\_USB, (requires external RS232 transceiver chip). | ., | | | | |---------------------|---------|----------------------|--| | Parameter | | Possible Values | | | | Minimum | 1200 Baud (≤2%Error) | | | Baud Rate | | 9600 Baud (≤1%Error) | | | | Maximum | 1.5MBaud (≤1%Error) | | | Flow Control | | RTS/CTS or None | | | Parity | | None, Odd or Even | | | Number of Stop Bits | | 1 or 2 | | | Bits per channel | | 8 | | Table 8.16: Possible UART Settings The UART interface is capable of resetting BlueCore3-Multimedia External upon reception of a break signal. A Break is identified by a continuous logic low (0V) on the UART\_RX terminal, as shown in Figure 8.. If t<sub>BRK</sub> is longer than the value, defined by the PS Key PSKEY\_HOST\_IO\_UART\_RESET\_TIMEOUT, (0x1a4), a reset will occur. This feature allows a host to initialise the system to a known state. Also, BlueCore3-Multimedia External can emit a Break character that may be used to wake the Host. Figure 8.21: Break Signal #### Note: The DFU boot loader must be loaded into the Flash device before the UART or USB interfaces can be used. This initial flash programming can be done via the SPI. Table 8. shows a list of commonly used Baud rates and their associated values for the Persistent Store Key PSKEY\_UART\_BAUD\_RATE (0x204). There is no requirement to use these standard values. Any Baud rate within the supported range can be set in the Persistent Store Key according to the formula in Equation 8.9. $$Baud Rate = \frac{PSKEY\_UART\_BAUD\_RATE}{0.004096}$$ **Equation 8.9: Baud Rate** | Baud Rate | Persistent Store Value | | Error | |-----------|------------------------|------|--------| | Daud Nate | Hex | Dec | Elloi | | 1200 | 0x0005 | 5 | 1.73% | | 2400 | 0x000a | 10 | 1.73% | | 4800 | 0x0014 | 20 | 1.73% | | 9600 | 0x0027 | 39 | -0.82% | | 19200 | 0x004f | 79 | 0.45% | | 38400 | 0x009d | 157 | -0.18% | | 57600 | 0x00ec | 236 | 0.03% | | 76800 | 0x013b | 315 | 0.14% | | 115200 | 0x01d8 | 472 | 0.03% | | 230400 | 0x03b0 | 944 | 0.03% | | 460800 | 0x075f | 1887 | -0.02% | | 921600 | 0x0ebf | 3775 | 0.00% | | 1382400 | 0x161e | 5662 | -0.01% | **Table 8.17: Standard Baud Rates** # 8.5.1 UART Bypass Figure 8.22: UART Bypass Architecture ## 8.5.2 UART Configuration While RESET is Active The UART interface for BlueCore3-Multimedia External while the chip is being held in reset is tri-state. This will allow the user to daisy chain devices onto the physical UART bus. The constraint on this method is that any devices connected to this bus must tri-state when BlueCore3-Multimedia External reset is de-asserted and the firmware begins to run. # 8.5.3 UART Bypass Mode Alternatively, for devices that do not tri-state the UART bus, the UART bypass mode on BlueCore3-Multimedia External can be used. The default state of BlueCore3-Multimedia External after reset is de-asserted, this is for the host UART bus to be connected to the BlueCore3-Multimedia External UART, thereby allowing communication to BlueCore3-Multimedia External via the UART. In order to apply the UART bypass mode, a BCCMD command will be issued to BlueCore3-Multimedia External upon this, it will switch the bypass to PIO[7:4] as shown in Figure 8.. Once the bypass mode has been invoked, BlueCore3-Multimedia External will enter the deep sleep state indefinitely. In order to re-establish communication with BlueCore3-Multimedia External, the chip must be reset so that the default configuration takes affect. It is important for the host to ensure a clean Bluetooth disconnection of any active links before the bypass mode is invoked. Therefore it is not possible to have active Bluetooth links while operating the bypass mode. #### 8.5.4 Current Consumption in UART Bypass Mode The current consumption for a device in UART Bypass Mode is equal to the values quoted for a device in standby mode. #### 8.6 USB Interface BlueCore3-Multimedia External devices contain a full speed (12Mbits/s) USB interface that is capable of driving a USB cable directly. No external USB transceiver is required. The device operates as a USB peripheral, responding to requests from a master host controller such as a PC. Both the OHCI and the UHCI standards are supported. The set of USB endpoints implemented can behave as specified in the USB section of the Bluetooth specification v1.2 or alternatively can appear as a set of endpoints appropriate to USB audio devices such as speakers. As USB is a Master/Slave oriented system (in common with other USB peripherals), BlueCore3-Multimedia External only supports USB Slave operation. #### 8.6.1 USB Data Connections The USB data lines emerge as pins USB\_DP and USB\_DN. These terminals are connected to the internal USB I/O buffers of the BlueCore3-Multimedia External and therefore have a low output impedance. To match the connection to the characteristic impedance of the USB cable, resistors must be placed in series with USB\_DP / USB\_DN and the cable. # 8.6.2 USB Pull-Up Resistor BlueCore3-Multimedia External features an internal USB pull-up resistor. This pulls the USB\_DP pin weakly high when BlueCore3-Multimedia External is ready to enumerate. It signals to the PC that it is a full speed (12Mbit/s) USB device. The USB internal pull-up is implemented as a current source, and is compliant with Section 7.1.5 of the USB specification v1.2. The internal pull-up pulls USB\_DP high to at least 2.8V when loaded with a $15k\Omega \pm 5\%$ pull-down resistor (in the hub/host) when VDD\_PADS=3.1V. This presents a Thevenin resistance to the host of at least $900\Omega$ . Alternatively, an external $1.5k\Omega$ pull-up resistor can be placed between a PIO line and D+ on the USB cable. The firmware must be alerted to which mode is used by setting PS Key PSKEY\_USB\_PIO\_PULLUP appropriately. The default setting uses the internal pull-up resistor. ## 8.6.3 Power Supply The USB specification dictates that the minimum output high voltage for USB data lines is 2.8V. To safely meet the USB specification, the voltage on the VDD\_USB supply terminals must be an absolute minimum of 3.1V. CSR recommends 3.3V for optimal USB signal quality. #### 8.6.4 Self-Powered Mode In self-powered mode, the circuit is powered from its own power supply and not from the VBUS (5V) line of the USB cable. It draws only a small leakage current (below 0.5mA) from VBUS on the USB cable. This is the easier mode for which to design for, as the design is not limited by the power that can be drawn from the USB hub or root port. However, it requires that VBUS be connected to BlueCore3-Multimedia External via a resistor network ( $R_{vb1}$ and $R_{vb2}$ ), so BlueCore3-Multimedia External can detect when VBUS is powered up. BlueCore3-Multimedia External will not pull USB\_DP high when VBUS is off. Self-powered USB designs (powered from a battery or PSU) must ensure that a PIO line is allocated for USB pull-up purposes. A 1.5K 5% pull-up resistor between USB\_DP and the selected PIO line should be fitted to the design. Failure to fit this resistor may result in the design failing to be USB compliant in self-powered mode. The internal pull-up in BlueCore is only suitable for bus-powered USB devices i.e. dongles. Figure 8.23: USB Connections for Self-Powered Mode The terminal marked USB\_ON can be any free PIO pin. The PIO pin selected must be registered by setting PSKEY\_USB\_PIO\_VBUS to the corresponding pin number. #### 8.6.5 **Bus-Powered Mode** In bus-powered mode the application circuit draws its current from the 5V VBUS supply on the USB cable. BlueCore3-Multimedia External negotiates with the PC during the USB enumeration stage about how much current it is allowed to consume. For Class 2 Bluetooth applications, CSR recommends that the regulator used to derive 3.3V from VBUS is rated at 100mA average current and should be able to handle peaks of 120mA without foldback or limiting. In buspowered mode, BlueCore3-Multimedia External requests 100mA during enumeration. For Class 1 Bluetooth applications, the USB power descriptor should be altered to reflect the amount of power required. This is accomplished by setting the PS Key PSKEY\_USB\_MAX\_POWER (0x2c6). This is higher than for a Class 2 application due to the extra current drawn by the Transmit RF PA. When selecting a regulator, be aware that VBUS may go as low as 4.4V. The inrush current (when charging reservoir and supply decoupling capacitors) is limited by the USB specification (see USB specification v1.1, Section 7.2.4.1). Some applications may require soft start circuitry to limit inrush current if more than 10μF is present between VBUS and GND. The 5V VBUS line emerging from a PC is often electrically noisy. As well as regulation down to 3.3V and 1.8V, applications should include careful filtering of the 5V line to attenuate noise that is above the voltage regulator bandwidth. Excessive noise on the 1.8V supply to the analogue supply pins of BlueCore3-Multimedia External will result in reduced receive sensitivity and a distorted RF transmit signal. ch. com #### BlueCore3-Multimedia External Figure 8.24: USB Connections for Bus-Powered Mode #### Note: USB ON is shared with BlueCore3-Multimedia External PIO terminals. | Identifier | Value | Function | |------------------|-------------|---------------------------------| | R <sub>s</sub> | 27Ω nominal | Impedance matching to USB cable | | R <sub>vb1</sub> | 22kΩ 5% | VBUS ON sense divider | | R <sub>vb2</sub> | 47kΩ 5% | VBUS ON sense divider | **Table 8.18: USB Interface Component Values** # 8.6.6 Suspend Current All USB devices must permit the USB controller to place them in a USB Suspend mode. While in USB Suspend, bus-powered devices must not draw more than 0.5mA from USB VBUS (self-powered devices may draw more than 0.5mA from their own supply). This current draw requirement prevents operation of the radio by bus-powered devices during USB Suspend. The voltage regulator circuit itself should draw only a small quiescent current (typically less than $100\mu A$ ) to ensure adherence to the suspend current requirement of the USB specification. This is not normally a problem with modern regulators. Ensure that external LEDs and/or amplifiers can be turned off by BlueCore3-Multimedia External. The entire circuit must be able to enter the suspend mode. (For more details on USB Suspend, see separate CSR documentation). # 8.6.7 Detach and Wake\_Up Signalling BlueCore3-Multimedia External can provide out-of-band signalling to a host controller by using the control lines called 'USB\_DETACH' and 'USB\_WAKE\_UP'. These are outside the USB specification (no wires exist for them inside the USB cable), but can be useful when embedding BlueCore3-Multimedia External into a circuit where no external USB is visible to the user. Both control lines are shared with PIO pins and can be assigned to any PIO pin by setting the PS Keys PSKEY\_USB\_PIO\_DETACH and PSKEY\_USB\_PIO\_WAKEUP to the selected PIO number. USB\_DETACH is an input which, when asserted high, causes BlueCore3-Multimedia External to put USB\_DN and USB\_DP in a high impedance state and turned off the pull-up resistor on DP. This detaches the device from the bus and is logically equivalent to unplugging the device. When USB\_DETACH is taken low, BlueCore3-Multimedia External will connect back to USB and await enumeration by the USB host. USB\_WAKE\_UP is an active high output (used only when USB\_DETACH is active) to wake up the host and allow USB communication to recommence. It replaces the function of the software USB WAKE\_UP message (which runs over the USB cable), and cannot be sent while BlueCore3-Multimedia External is effectively disconnected from the bus. Figure 8.25: USB\_DETACH and USB\_WAKE\_UP Signal #### 8.6.8 USB Driver A USB Bluetooth device driver is required to provide a software interface between BlueCore3-Multimedia External and Bluetooth software running on the host computer. Suitable drivers are available from <a href="http://www.csrsupport.com">http://www.csrsupport.com</a>. # 8.6.9 USB 1.1 Compliance BlueCore3-Multimedia External is qualified to the USB specification v1.1, details of which are available from <a href="http://www.usb.org">http://www.usb.org</a>. The specification contains valuable information on aspects such as PCB track impedance, supply inrush current and product labelling. Although BlueCore3-Multimedia External meets the USB specification, CSR cannot guarantee that an application circuit designed around the chip is USB compliant. The choice of application circuit, component choice and PCB layout all affect USB signal quality and electrical characteristics. The information in this document is intended as a guide and should be read in association with the USB specification, with particular attention being given to Chapter 7. Independent USB qualification must be sought before an application is deemed USB compliant and can bear the USB logo. Such qualification can be obtained from a USB plugfest or from an independent USB test house. Terminals USB\_DP and USB\_DN adhere to the USB specification 2.0 (Chapter 7) electrical requirements. # 8.6.10 USB 2.0 Compatibility BlueCore3-Multimedia External is compatible with USB v2.0 host controllers; under these circumstances the two ends agree the mutually acceptable rate of 12Mbits/s according to the USB v2.0 specification. # 8.7 Serial Peripheral Interface BlueCore3-Multimedia External uses 16-bit data and 16-bit address serial peripheral interface, where transactions may occur when the internal processor is running or is stopped. This section details the considerations required when interfacing to BlueCore3-Multimedia External via the four dedicated serial peripheral interface terminals. Data may be written or read one word at a time or the auto increment feature may be used to access blocks. # 8.7.1 Instruction Cycle The BlueCore3-Multimedia External is the slave and receives commands on SPI\_MOSI and outputs data on SPI\_MISO. The instruction cycle for a SPI transaction is shown in Table 8.. | 1 | Reset the SPI interface | Hold SPI_CSB high for two SPI_CLK cycles | |---|--------------------------|-------------------------------------------------| | 2 | Write the command word | Take SPI_CSB low and clock in the 8 bit command | | 3 | Write the address | Clock in the 16-bit address word | | 4 | Write or read data words | Clock in or out 16-bit data word(s) | | 5 | Termination | Take SPI_CSB high | Table 8.19: Instruction Cycle for an SPI Transaction With the exception of reset, SPI\_CSB must be held low during the transaction. Data on SPI\_MOSI is clocked into the BlueCore3-Multimedia External on the rising edge of the clock line SPI\_CLK. When reading, BlueCore3-Multimedia External will reply to the master on SPI\_MISO with the data changing on the falling edge of the SPI\_CLK. The master provides the clock on SPI\_CLK. The transaction is teminated by taking SPI\_CSB high. Sending a command word and the address of a register for every time it is to be read or written is a significant overhead, especially when large amounts of data are to be transferred. To overcome this BlueCore3-Multimedia External offers increased data transfer efficiency via an auto increment operation. To invoke auto increment, SPI\_CSB is kept low, which auto increments the address, while providing an extra 16 clock cycles for each extra word to be written or read. # 8.7.2 Writing to BlueCore3-Multimedia External To write to BlueCore3-Multimedia External, the 8-bit write command (00000010) is sent first (C[7:0]) followed by a 16-bit address (A[15:0]). The next 16-bits (D[15:0]) clocked in on SPI\_MOSI are written to the location set by the address (A). Thereafter for each subsequent 16-bits clocked in, the address (A) is incremented and the data written to consecutive locations until the transaction terminates when SPI\_CSB is taken high. Figure 8.26: Write Operation # 8.7.3 Reading from BlueCore 3-Multimedia External Reading from BlueCore3-Multimedia External is similar to writing to it. An 8-bit read command (00000011) is sent first (C[7:0]), followed by the address of the location to be read (A[15:0]). BlueCore3-Multimedia External then outputs on SPI\_MISO a check word during T[15:0] followed by the 16-bit contents of the addressed location during bits D[15:0]. The check word is composed of {command, address [15:8]}. The check word may be used to confirm a read operation to a memory location. This overcomes the problems encountered with typical serial peripheral interface slaves, whereby it is impossible to determine whether the data returned by a read operation is valid data or the result of the slave device not responding. If SPI\_CSB is kept low, data from consecutive locations is read out on SPI\_MISO for each subsequent 16 clocks, until the transaction terminates when SPI\_CSB is taken high. Figure 8.27: Read Operation # 8.7.4 Multi Slave Operation BlueCore3-Multimedia External should not be connected in a multi slave arrangement by simple parallel connection of slave MISO lines. When BlueCore3-Multimedia External is deselected (SPI\_CSB = 1), the SPI\_MISO line does not float, instead, BlueCore3-Multimedia External outputs 0 if the processor is running or 1 if it is stopped. # 8.8 Stereo Audio Interface The main features of the interface are: - Stereo and mono analogue input for voice band and audio band - Stereo and mono analogue output for voice band and audio band - Support for stereo digital audio bus standards such as l<sup>2</sup>S - Support for IEC-60958 standard stereo digital audio bus standards i.e. S/PDIF and AES3/EBU - Support for PCM interfaces including PCM master CODECs that require an external system clock Figure 8.28: Stereo CODEC Audio Input and Output Stages The stereo audio CODEC uses a fully differential architecture in the analogue signal path, which results in low noise sensitivity and good power supply rejection while effectively doubling the signal amplitude. It operates from a single power-supply of 1.8V and uses a minimum of external components. #### **Important Notes:** To avoid any confusion with respect to stereo operation this data sheet explicitly states which is the left and right channel for audio input and output. With respect to software and any registers, channel 0 or channel A represents the left channel and channel 1 or channel B represents the right channel for both input and output. For mono operation this data sheet uses the left channel for standard mono operation for audio input and output and with respect to software and any registers, channel 0 or channel A represents the standard mono channel for audio input and output. In mono operation the second channel which is the right channel, channel 1 or channel B could be used as a second mono channel if required and this channel will be known as the auxilliary mono channel for audio input and output. # 8.8.1 Stereo CODEC Setup The configuration and control of the ADC is through VM functions which are described in appropriate BlueLab Multimedia documentation. This section covers an overview of the parameters that can be set up using the VM functions. The Kalimba DSP can communicate its requirements of the CODEC to the MCU and hence the VM by exchange of messages. The messages used between the Kalimba DSP and the embedded MCU are based on interrupts: one interrupt between the MCU and Kalimba DSP and one interrupt between the Kalimba DSP and the MCU. Message content is transmitted using shared memory. There are VM and DSP library functions to send and receive messages; for further details refer to BlueLab Multimedia documentation. #### 8.8.2 ADC The ADC consists of two second order Sigma Delta converters allowing two separate channels that are identical in functionality, as shown in Figure 8.. # 8.8.3 ADC Sample Rate Selection and Warping Each ADC supports the following sample rates: - 8kHz - 11.025kHz - 16kHz - 22.05kHz - 24kHz - 32kHz - 44.1kHz One of the main concerns for stereo wireless music applications is the ability to keep sample rates for the CODECs at both ends of the wireless link in synchronisation. A VM function adjusts the sample rate using a 'warping' function to tune the sample rate to the required value. The ADC warp function allows the sample rate to be changed by $\pm 3\%$ , in steps of $1/2^{17}$ , or 7.6 ppm. The warp function preserves the signal quality – the distortion introduced when warping the sample rate is negligible. #### 8.8.4 ADC Gain The ADC contains two gain stages for each channel, an analogue and a digital gain stage. The digital gain stage has a programmable selection value in the range of 0 to 15 with the associated ADC gain settings summarised in Table 8.20. | Gain Selection Value | ADC Digital Gain Setting (dB) | |----------------------|-------------------------------| | 0 | 0 | | 1 | 3.5 | | 2 | 6 | | 3 | 9.5 | | 4 | 12 | | 5 | 15.5 | | 6 | 18 | | 7 | 21.5 | | 8 | -24 | | 9 | -20.5 | | 10 | -18 | | 11 | -14.5 | | 12 | 0755-8334-12 | | 13 | -8.5 | | 14 | -6 | | 15 | -2.5 | Table 8.20: ADC Digital Gain Rate Selection The ADC analogue amplifier is a two stage amplifier. The first stage of the analogue amplifier is responsible for selecting the correct gain for either microphone input or line input and therefore has two gain settings, one for the microphone and one for the line input, see Section 8.8.24 and Section 8.8.25 for details on the microphone and line inputs respectively. In simple terms the first stage amplifier has a selectable 20dB gain stage for the microphone and this creates the dual programmable gain required for the microphone or the line input. The equivalent block diagram for the two stage is shown in Figure 8.10. Figure 8.10: First Stage of ADC Analogue Amplifier Block Diagram The second stage of the analogue amplifier shown in Figure 8.10 has a programmable gain with seven individual 3dB steps. In simple terms, by combining the 20dB gain selection of the microphone input with the seven individual 3dB gain steps, the overall range of the analogue amplifier is approximately -4dB to 40dB. The overall gain control of the ADC is controlled by the a VM function and this setting is a combined function of the digital and analogue amplifier settings, so that the fullscale range of the input to the ADC is kept to approximately 400mV rms #### 8.8.5 DAC The DAC consists of two second order Sigma Delta converters allowing two separate channels that are identical in functionality as shown in Figure 8.. # 8.8.6 DAC Sample Rate Selection and Warping Each DAC supports the following samples rates: - 48kHz - 44.1kHz - 32kHz - 24kHz - 22.050kHz - 16kHz - 11.025kHz - 8kHz Like the ADC, one of the main concerns for the DAC used in stereo wireless music applications is, the ability to keep sample rates for the CODECs at both ends of the wireless link in synchronisation. A VM function adjusts the sample rate using a 'warping' function to tune the sample rate to the required value. The DAC warp function allows the sample rate to be changed by $\pm 3\%$ , in steps of $1/2^{17}$ , or 7.6 ppm. The warp function preserves the signal quality – the distortion introduced when warping the sample rate is negligible. #### 8.8.7 DAC Gain The DAC contains two gain stages for each channel, a digital and an analogue gain stage. The digital gain stage has a programmable selection value in the range of 0 to 15 with associated DAC gain settings summarised by Table 8.3. | Gain Selection Value | DAC Digital Gain Setting (dB) | |----------------------|-------------------------------| | 0 | 0 | | 1 | 3.5 | | 2 | 6 | | 3 | 9.5 | | 4 | 12 | | 5 | 15.5 | | 6 | 18 | | 7 | 21.5 | | 8 | -24 | | 9 | -20.5 | | 10 | -18 | | 11 | -14.5 | | 12 | -12 | | 13 | -8.5 | | 14 | -6 | | 15 | -2.5 | **Table 8.3: DAC Digital Gain Rate Selection** cech. com The DAC analogue amplifier unlike the ADC is a single stage amplifier with the same structure as the second stage of the ADC analogue amplifier as shown in Figure 8.10. The structure of the DAC analogue amplifier is similar to the second stage of the ADC analogue amplifier, consisting of programmable gain with seven individual 3dB steps. The overall gain control of the DAC is controlled by the a VM function and this setting is a combined function of the digital and analogue amplifier settings, therefore for a 1V rms nominal digital output signal from the digital gain stage of the DAC, the following approximate output values of the analogue amplifier of the DAC can be expected: | Analogue Gain Setting | Output Voltage | |-----------------------|----------------| | +3dB | 1.40V | | 0dB | 1.00V | | -3dB | 0.72V | | -6dB | 0.50V | | -9dB | 0.36V | | -12dB | 0.25V | | -15dB | 0.18V | | -18dB | 0.13V | **Table 8.4: DAC Analogue Gain Settings** # 8.8.8 Mono Operation Mono operation is single channel operation of the stereo CODEC. The left channel represents the single mono channel for audio in and audio out. In mono operation the right channel is auxilliary mono channel that may be used in dual mono channel operation. See Section 8.8 for an important note on stereo and mono definitions. # 8.8.9 PCM CODEC Interface Pulse Code Modulation (PCM) is a standard method used to digitise audio (particularly voice) for transmission over digital communication channels. Through its PCM interface, BlueCore3-Multimedia External has hardware support for continual transmission and reception of PCM data, thus reducing processor overhead for wireless headset applications. BlueCore3-Multimedia External offers a bi directional digital audio interface that routes directly into the baseband layer of the on chip firmware. It does not pass through the HCI protocol layer. Hardware on BlueCore3-Multimedia External allows the data to be sent to and received from a SCO connection. Up to three SCO connections can be supported by the PCM interface at any one time. BlueCore3-Multimedia External can operate as the PCM interface Master generating an output clock of 128, 256 or 512kHz. When configured as PCM interface slave it can operate with an input clock up to 2048kHz. BlueCore3-Multimedia External is compatible with a variety of clock formats, including Long Frame Sync, Short Frame Sync and GCI timing environments. It supports 13 or 16-bit linear, 8-bit μ-law or A-law companded sample formats at 8ksamples/s and can receive and transmit on any selection of three of the first four slots following PCM\_SYNC. The PCM configuration options are enabled by setting the PS Key PS KEY\_PCM\_CONFIG32 (0x1b3). BlueCore3-Multimedia External interfaces directly to PCM audio devices including the following: - Qualcomm MSM 3000 series and MSM 5000 series CDMA baseband devices - OKI MSM7705 four channel A-law and μ-law CODEC - Motorola MC145481 8-bit A-law and μ-law CODEC - Motorola MC145483 13-bit linear CODEC - STW 5093 and 5094 14-bit linear CODECs - BlueCore3-Multimedia External is also compatible with the Motorola SSI™ interface # 8.8.10 PCM Interface Master/Slave When configured as the Master of the PCM interface, BlueCore3-Multimedia External generates PCM\_CLK and PCM\_SYNC. Figure 8.11: BlueCore3-Multimedia External as PCM Interface Master When configured as the Slave of the PCM interface, BlueCore3-Multimedia External accepts PCM\_CLK rates up to 2048kHz. Figure 8.12: BlueCore3-Multimedia External as PCM Interface Slave # 8.8.11 Long Frame Sync Long Frame Sync is the name given to a clocking format that controls the transfer of PCM data words or samples. In Long Frame Sync, the rising edge of PCM\_SYNC indicates the start of the PCM word. When BlueCore3-Multimedia External is configured as PCM Master, generating PCM\_SYNC and PCM\_CLK, then PCM\_SYNC is 8-bits long. When BlueCore3-Multimedia External is configured as PCM Slave, PCM\_SYNC may be from two consecutive falling edges of PCM\_CLK to half the PCM\_SYNC rate, i.e. 62.5µs long. Figure 8.13: Long Frame Sync (Shown with 8-bit Companded Sample) BlueCore3-Multimedia External samples PCM\_IN on the falling edge of PCM\_CLK and transmits PCM\_OUT on the rising edge. PCM\_OUT may be configured to be high impedance on the falling edge of PCM\_CLK in the LSB position or on the rising edge. - WWW # 8.8.12 Short Frame Sync In Short Frame Sync the falling edge of PCM\_SYNC indicates the start of the PCM word. PCM\_SYNC is always one clock cycle long. Figure 8.14: Short Frame Sync (Shown with 16-bit Sample) As with Long Frame Sync, BlueCore3-Multimedia External samples PCM\_IN on the falling edge of PCM\_CLK and transmits PCM\_OUT on the rising edge. PCM\_OUT may be configured to be high impedance on the falling edge of PCM CLK in the LSB position or on the rising edge. # 8.8.13 Multi Slot Operation More than one SCO connection over the PCM interface is supported using multiple slots. Up to three SCO connections can be carried over any of the first four slots. Figure 8.15: Multi Slot Operation with Two Slots and 8-bit Companded Samples #### 8.8.14 GCI Interface BlueCore3-Multimedia External is compatible with the General Circuit Interface, a standard synchronous 2B+D ISDN timing interface. The two 64Kbps B channels can be accessed when this mode is configured. Figure 8.16: GCI Interface The start of frame is indicated by the rising edge of PCM\_SYNC and runs at 8kHz. With BlueCore3-Multimedia External in Slave mode, the frequency of PCM\_CLK can be up to 4.096MHz. # 8.8.15 Slots and Sample Formats BlueCore3-Multimedia External can receive and transmit on any selection of the first four slots following each sync pulse. Slot durations can be either 8 or 16 clock cycles. Duration's of 8 clock cycles may only be used with 8-bit sample formats. Durations of 16 clocks may be used with 8, 13 or 16-bit sample formats. BlueCore3-Multimedia External supports 13-bit linear, 16-bit linear and 8-bit $\mu$ -law or A-law sample formats. The sample rate is 8ksamples/s. The bit order may be little or big endian. When 16-bit slots are used, the 3 or 8 unused bits in each slot may be filled with sign extension, padded with zeros or a programmable 3-bit audio attenuation compatible with some Motorola CODECs. A 16-bit slot with 8-bit companded sample and sign extension selected. A 16-bit slot with 8-bit companded sample and zeros padding selected. A 16-bit slot with 13-bit linear sample and sign extension selected. A 16-bit slot with 13-bit linear sample and audio gain selected. Figure 8.17: 16-Bit Slot Length and Sample Formats #### 8.8.16 Additional Features BlueCore3-Multimedia External has a mute facility that forces PCM\_OUT to be 0. In Master mode, PCM\_SYNC may also be forced to 0 while keeping PCM\_CLK running which some CODECS use to control power down. # 8.8.17 PCM Timing Information | Symbol | Parameter | | Min | Тур | Max | Unit | |-----------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------|-----|-------------------|-----|----------| | | | 4MHz DDS generation.<br>Selection of frequency is<br>programmable, see<br>Table 8.7 | - | 128<br>256<br>512 | - | kHz | | f <sub>mclk</sub> | PCM_CLK frequency | 48MHz DDS generation.<br>Selection of frequency is<br>programmable, see<br>Table 8.8 and<br>Section 8.8.19 | 2.9 | | - | kHz | | - | PCM_SYNC frequency | | - | 8 | | kHz | | t <sub>mclkh</sub> <sup>(1)</sup> | PCM_CLK high | 4MHz DDS generation | 980 | - | - | ns | | t <sub>mclkl</sub> <sup>(1)</sup> | PCM_CLK low | 4MHz DDS generation | 730 | - | | ns | | - | PCM_CLK jitter | 48MHz DDS generation | | | 21 | ns pk-pk | | t <sub>dmclksynch</sub> | Delay time from PCM_CL high | - | - | 20 | ns | | | t <sub>dmclkpout</sub> | Delay time from PCM_CL | K high to valid PCM_OUT | - | 1 | 20 | ns | | t <sub>dmclklsyncl</sub> | Delay time from PCM_CL (Long Frame Sync only) | K low to PCM_SYNC low | - | - | 20 | ns | | t <sub>dmclkhsyncl</sub> | Delay time from PCM_CL | K high to PCM_SYNC low | 易用 | F | 20 | ns | | t <sub>dmclklpoutz</sub> | Delay time from PCM_CL impedance | 3 400 | - | 20 | ns | | | t <sub>dmclkhpoutz</sub> | Delay time from PCM_CL impedance | 582 | - | 20 | ns | | | t <sub>supinclkl</sub> | Set-up time for PCM_IN v | 30 | | - | ns | | | thpinclkl | Hold time for PCM_CLK lo | ow to PCM_IN invalid | 10 | - | - | ns | **Table 8.5: PCM Master Timing** # Note: (1) Assumes normal system clock operation. Figures will vary during low power modes, when system clock speeds are reduced. com Figure 8.18: PCM Master Timing Long Frame Sync Figure 8.19: PCM Master Timing Short Frame Sync # 8.8.18 PCM Slave Timing | Symbol | Parameter | Min | Тур | Max | Unit | | | |---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----|-----|------|------|--|--| | f <sub>sclk</sub> | PCM clock frequency (Slave mode: input) | 64 | - | 2048 | kHz | | | | f <sub>sclk</sub> | PCM clock frequency (GCI mode) | 128 | - | 4096 | kHz | | | | t <sub>sclkl</sub> | PCM_CLK low time | 200 | - | - | ns | | | | t <sub>sclkh</sub> | PCM_CLK high time | 200 | - | - | ns | | | | thsclksynch | Hold time from PCM_CLK low to PCM_SYNC high | 30 | - | - | ns | | | | t <sub>susclksynch</sub> | Set-up time for PCM_SYNC high to PCM_CLK low | 30 | - | - | ns | | | | t <sub>dpout</sub> | Delay time from PCM_SYNC or PCM_CLK whichever is later, to valid PCM_OUT data (Long Frame Sync only) | 是小 | 厅人 | 20 | ns | | | | t <sub>dsclkhpout</sub> | Delay time from CLK high to PCM_OUT valid data | - | - | 20 | ns | | | | t <sub>dpoutz</sub> | Delay time from PCM_SYNC or PCM_CLK low, whichever is later, to PCM_OUT data line high impedance | 82 | - | 20 | ns | | | | t <sub>supinsclkl</sub> | Set-up time for PCM_IN valid to CLK low | 30 | - | - | ns | | | | thpinsclkl | Hold time for PCM_CLK low to PCM_IN invalid | 30 | - | - | ns | | | | thpinsclkl Hold time for PCM_CLK low to PCM_IN invalid 30 - ns Table 8.6: PCM Slave Timing | | | | | | | | Figure 8.20: PCM Slave Timing Long Frame Sync Figure 8.21: PCM Slave Timing Short Frame Sync # 8.8.19 PCM\_CLK and PCM\_SYNC Generation BlueCore3-Multimedia External has two methods of generating PCM\_CLK and PCM\_SYNC in master mode. The first is generating these signals by Direct Digital Synthesis (DDS) from BlueCore3-Multimedia External internal 4MHz clock (which is used in BlueCore2-External). Using this mode limits PCM\_CLK to 128, 256 or 512kHz and PCM\_SYNC to 8kHz. The second is generating PCM\_CLK and PCM\_SYNC by DDS from an internal 48MHz clock which allows a greater range of frequencies to be generated with low jitter but consumes more power. This second method is selected by setting bit '48M\_PCM\_CLK\_GEN\_EN' in PSKEY\_PCM\_CONFIG32. When in this mode and with long frame sync, the length of PCM\_SYNC can be either 8 or 16 cycles of PCM\_CLK, determined by 'LONG\_LENGTH\_SYNC\_EN' in PSKEY\_PCM\_CONFIG32. The Equation 8.10 describes PCM\_CLK frequency when being generated using the internal 48MHz clock: $$f = \frac{CNT\_RATE}{CNT\_LIMIT} \times 24MHz$$ Equation 8.10: PCM\_CLK Frequency When Being Generated Using the Internal 48MHz clock The frequency of PCM SYNC relative to PCM CLK can be set using following equation: $$f = \frac{PCM\_CLK}{SYNC\_LIMIT \times 8}$$ Equation 8.11: PCM\_SYNC Frequency Relative to PCM\_CLK CNT\_RATE, CNT\_LIMIT and SYNC\_LIMIT are set using PSKEY\_PCM\_LOW\_JITTER\_CONFIG. As an example, to generate PCM\_CLK at 512kHz with PCM\_SYNC at 8kHz, set PSKEY\_PCM\_LOW\_JITTER\_CONFIG to 0x08080177. # 8.8.20 PCM Configuration The PCM configuration is set using two PS Keys, PSKEY\_PCM\_CONFIG32 and PSKEY\_PCM\_LOW\_JITTER\_CONFIG. The following tables detail these PS Keys. PSKEY\_PCM\_CONFIG32. The default for this key is 0x00800000 i.e. first slot following sync is active, 13-bit linear voice format, long frame sync and interface master generating 256kHz PCM\_CLK from 4MHz internal clock with no tristating of PCM\_OUT. PSKEY\_PCM\_LOW\_JITTER\_CONFIG is described in Table 8.8. | Name | Bit Position | Description | |----------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | - | 0 | Set to 0. | | SLAVE_MODE_EN | 1 | 0 selects Master mode with internal generation of PCM_CLK and PCM_SYNC. 1 selects Slave mode requiring externally generated PCM_CLK and PCM_SYNC. | | SHORT_SYNC_EN | 2 | O selects long frame sync (rising edge indicates start of frame), 1 selects short frame sync (falling edge indicates start of frame). | | - · - C | 3 | Set to 0. | | SIGN_EXTEND_EN | 1351 | 0 selects padding of 8 or 13-bit voice sample into a 16-bit slot by inserting extra LSBs, 1 selects sign extension. When padding is selected with 13-bit voice sample, the 3 padding bits are the audio gain setting; with 8-bit samples, the 8 padding bits are zeroes. | | LSB_FIRST_EN | - / 5/ WY | 0 transmits and receives voice samples MSB first, 1 uses LSB first. | | TX_TRISTATE_EN | 6 | 0 drives PCM_OUT continuously, 1 tri-states PCM_OUT immediately after the falling edge of PCM_CLK in the last bit of an active slot, assuming the next slot is not active. | | TX_TRISTATE_RISING_EDGE_EN | 7 | O tristates PCM_OUT immediately after the falling edge of PCM_CLK in the last bit of an active slot, assuming the next slot is also not active. 1 tristates PCM_OUT after the rising edge of PCM_CLK. | | SYNC_SUPPRESS_EN | 8 | 0 enables PCM_SYNC output when master, 1 suppresses PCM_SYNC whilst keeping PCM_CLK running. Some CODECS utilise this to enter a low power state. | | GCI_MODE_EN | 9 | 1 enables GCI mode. | | MUTE_EN | 10 | 1 forces PCM_OUT to 0. | | 48M_PCM_CLK_GEN_EN | 11 | 0 sets PCM_CLK and PCM_SYNC generation via DDS from internal 4 MHz clock, as for BlueCore2-External. 1 sets PCM_CLK and PCM_SYNC generation via DDS from internal 48 MHz clock. | | LONG_LENGTH_SYNC_EN | 12 | 0 sets PCM_SYNC length to 8 PCM_CLK cycles and 1 sets length to 16 PCM_CLK cycles. Only applies for long frame sync and with 48M_PCM_CLK_GEN_EN set to 1. | | - | [20:16] | Set to 0b00000. | | MASTER_CLK_RATE | [22:21] | Selects 128 (0b01), 256 (0b00), 512 (0b10) kHz<br>PCM_CLK frequency when master and<br>48M_PCM_CLK_GEN_EN (bit 11) is low. | | ACTIVE_SLOT | [26:23] | Default is '0001'. Ignored by firmware. | | SAMPLE_FORMAT | [28:27] | Selects between 13 (0b00), 16 (0b01), 8 (0b10) bit sample with 16 cycle slot duration or 8 (0b11) bit sample with 8 cycle slot duration. | Table 8.7: PSKEY\_PCM\_CONFIG32 Description | Name | Bit Position | Description | | | |------------|--------------|---------------------------------------------|--|--| | CNT_LIMIT | [12:0] | Sets PCM_CLK counter limit. | | | | CNT_RATE | [23:16] | Sets PCM_CLK count rate. | | | | SYNC_LIMIT | [31:24] | Sets PCM_SYNC division relative to PCM_CLK. | | | Table 8.8: PSKEY\_PCM\_LOW\_JITTER\_CONFIG Description # 8.8.21 Digital Audio Bus The digital audio interface supports the industry standard formats for $I^2S$ , left-justified (LJ) or right-justified(RJ)<sup>(1)</sup>. The interface shares the same pins as the PCM interface as shown in Table 6.1 and the timing diagram is shown in Figure 8.22. Figure 8.22: Digital Audio Interface Modes The internal representation of audio samples within BlueCore3-Multimedia External is 16-bit and data on SD\_OUT is limited to 16-bit per channel. On SD\_IN, if more than 16-bit per channel is present will round considering the 17<sup>th</sup> bit. SCK typically operates 64 x WS frequency and cannot be less than 36 x WS. #### Note: (1) Subject to firmware support; contact CSR for current status. | Symbol | Parameter | Minimum | Typical | Maximum | Unit | |------------------|-------------------------------|----------------|---------|---------|------| | - | SCK Frequency | | | 6.2 | MHz | | - | WS Frequency | | | 96 | kHz | | t <sub>ch</sub> | SCK high time | | | | ns | | t <sub>cl</sub> | SCK low time | | | | ns | | t <sub>opd</sub> | SCK to SD_OUT delay | | | | ns | | t <sub>ssu</sub> | WS to SCK high set-up time | | | | ns | | t <sub>sh</sub> | WS to SCK high hold time | | | | ns | | t <sub>isu</sub> | SD_IN to SCK high set-up time | | | | ns | | t <sub>ih</sub> | SD_IN to SCK high hold time | to established | NE L | 一百 | ns | **Table 8.9: Digital Audio Interface Slave Timing** Figure 8.23: Digital Audio Interface Slave Timing | Symbol | Parameter | Minimum | Typical | Maximum | Unit | |------------------|-------------------------------|---------|---------|---------|------| | - | SCK Frequency | | | 6.2 | MHz | | - | WS Frequency | | | 96 | kHz | | t <sub>opd</sub> | SCK to SD_OUT delay | | | | ns | | t <sub>spd</sub> | SCK to WS delay | | | | ns | | t <sub>isu</sub> | SD_IN to SCK high set-up time | | | | ns | | t <sub>ih</sub> | SD_IN to SCK high hold time | | | | ns | **Table 8.10: Digital Audio Interface Master Timing** Figure 8.24: Digital Audio Interface Master Timing #### 8.8.22 IEC 60958 Interface The IEC 60958 interface is a digital audio interface that uses bi-phase coding to minimise the DC content of the transmitted signal and allows the receiver to decode the clock information from the transmitted signal. The IEC 60958 specification is based on the two industry standards AES/EBU and the Sony and Philips interface specification SPDIF. The interface is compatible with IEC 60958-1, IEC 60958-3 and IEC 60958-4<sup>(1)</sup>. #### Note: (1) Subject to firmware support; contact CSR for current status. The SPDIF interface signals are SPDIF\_IN and SPDIF\_OUT and are shared on the PCM interface pins as shown in Figure 5.1. The input and output stages of the SPDIF pins can interface either $75\Omega$ coaxial cable with an RCA connector or there is an option to use an optical link that uses Toslink optical components. Typical output and input stage interfaces for the coaxial solution interface is shown in Figure 8.25 and Figure 8.26 and the equivalent optical solution is shown in Figure 8.27 and Figure 8.28. Figure 8.25: Example Circuit for SPDIF Interface with Coaxial Output #### Note: The $100\Omega$ and $75\Omega$ resistors are dependent on the supply voltage and therefore subject to change Figure 8.26: Example Circuit for SPDIF Interface with Coaxial Input Figure 8.27: Example Circuit for SPDIF Interface with Optical Output Figure 8.28: Example Circuit for SPDIF Interface with Optical Input #### 8.8.23 Audio Input Stage The input stage of BlueCore3-Multimedia External consists of a low noise input amplifier, which receives its analogue input signal from pins AUDIO\_IN\_P\_LEFT and AUDIO\_IN\_N\_LEFT to a second-order $\Sigma$ - $\Delta$ ADC that outputs a 4MBit/sec single-bit stream into the digital circuitry. The input can be configured to be either single ended or fully differential. It can be programmed for either microphone or line input and has a 3-bit digital gain setting of the input-amplifier in 3dB steps to optimize it for the use of different microphones. ## 8.8.24 Microphone Input The audio-input is intended for use from $1\mu A@94dB$ SPL to about $10\mu A@94dB$ SPL. With biasing-resistors R1 and R2 equal to $1k\Omega$ , this requires microphones with sensitivity between about -40dBV and -60dBV. The microphone for each channel should be biased as shown in Figure 8.29. Figure 8.29: Microphone Biasing (Left Channel Shown) The input impedance at AUDIO\_IN\_N\_LEFT, AUDIO\_IN\_P\_LEFT, AUDIO\_IN\_N\_RIGHT and AUDIO\_IN\_P\_RIGHT is typically $20k\Omega$ . C1 and C2 should be 47nF. R1 sets the microphone load impedance and is normally in a range of 1 to 2 $k\Omega$ . R2, C3 and C4 improve the supply rejection by decoupling supply noise from the microphone. Values should be selected as required in the specification. R2 may be connected to a convenient supply, in which case the bias network is permanently enabled, or to the AUX\_DAC output (which is ground referenced and so provides good rejection of the supply), which maybe configured to provide bias only when the microphone is required. #### **8.8.25** Line Input If the input gain is set to less than 21dB BlueCore3-Multimedia External automatically selects line input mode. In this mode the input impedance at AUDIO\_IN\_N\_LEFT, AUDIO\_IN\_P\_LEFT, AUDIO\_IN\_N\_RIGHT and AUDIO\_IN\_P\_RIGHT are increased to $130 \mathrm{k}\Omega$ typically. In line-input mode, the full-scale input signal is about 400mV rms. Figure 8.30 and Figure 8.31 show two circuits for line input operation and show connections for either differential or single ended inputs. Figure 8.30: Differential Input (Left Channel Shown) Figure 8.31: Single Ended Input (Left Channel Shown) ## 8.8.26 Output Stage The output digital circuitry converts the signal from 16-bit per sample, linear PCM of variable sampling frequency to an 8 MBits/sec bit stream, which is fed into the analogue output circuitry. The output circuit comprises a digital to analogue converter with gain setting and output amplifier. Its class-AB output-stage is capable of driving a signal on both channels of up to 2V pk-pk- differential into a load of $32\Omega$ and 500pF with a typical THD+N of -74dBc. The output is available as a differential signal between AUDIO\_OUT\_N\_LEFT and AUDIO\_OUT\_P\_LEFT for the left channel as shown in Figure 8.32; and between AUDIO\_OUT\_N\_RIGHT and AUDIO\_OUT\_P\_RIGHT for the right channel. The output is capable of driving a speaker directly if its impedance is at least $16\Omega$ if only one channel is connected or an external regulator is used. Figure 8.32: Speaker Output (Left Channel Shown) The gain of the output stage is controlled by a 3-bit programmable resistive divider, which sets the gain in steps of approximately 3dB. The single bit stream from the digital circuitry is low pass filtered by a second order bi-quad filter with a pole at 20kHz. The signal is then amplified in the fully differential output stage, which has a gain bandwidth of typically 1MHz. It uses its high open loop gain in the closed loop application circuit to achieve low distortion while operating with low standing current. #### 8.9 I/O Parallel Ports Fifteen lines of programmable bi-directional input/outputs (I/O) are provided. PIO[11:8] and PIO[3:0] are powered from VDD\_PIO. PIO[7:4] are powered from VDD\_PADS. AIO [3:0] are powered from VDD\_MEM. PIO lines can be configured through software to have either weak or strong pull-ups or pull-downs. All PIO lines are configured as inputs with weak pull-downs at reset. PIO[0] and PIO[1] are normally dedicated to RXEN and TXEN respectively, but they are available for general use. Any of the PIO lines can be configured as interrupt request lines or as wake-up lines from sleep modes. PIO[6] or PIO [2] can be configured as a request line for an external clock source. This is useful when the clock to BlueCore3-Multimedia External is provided from a system application specific integrated circuit (ASIC). BlueCore3-Multimedia External has four general purpose analogue interface pins, AIO[0], AIO[1], AIO[2] and AIO[3]. These are used to access internal circuitry and control signals. One pin is allocated to decoupling for the on-chip band gap reference voltage, the other three may be configured to provide additional functionality. Auxiliary functions available via these pins include an 8-bit ADC and an 8-bit DAC. Typically the ADC is used for battery voltage measurement. Signals selectable at these pins include the band gap reference voltage and a variety of clock signals; 48, 24, 16, 8MHz and the XTAL clock frequency. When used with analogue signals the voltage range is constrained by the analogue supply voltage (1.8V). When configured to drive out digital level signals (clocks) generated from within the analogue part of the device, the output voltage level is determined by VDD MEM (1.8V). ## 8.9.1 PIO Defaults for BTv1.2 HCI Level Bluetooth Stack | I/O Terminal | Description | |--------------|----------------------------------------------------------------------------------| | PIO[0] | Pull high on boot up to select USB transport rather than BCSP | | PiO[0] | Control output for external LNA after boot up completion | | DIO[4] | Pull high on boot up to select 16MHz reference clock frequency rather than 26MHz | | PIO[1] | Control output for external PA (Class 1 operation) after boot up completion | | PIO[2] | Clock request output | | PIO[3] | Clock request "OR" gate input | | PIO[4] | UART Bypass (UART_TX) | | PIO[5] | UART Bypass (UART_RTS) | | DIOIGI | UART Bypass (UART_CTS) | | PIO[6] | E <sup>2</sup> PROM (SCL) | | DIOIZI | UART Bypass (UART_RX) | | PIO[7] | E <sup>2</sup> PROM (SDA) | | PIO[8] | E <sup>2</sup> PROM (write protect) | | AIO[0] | 32kHz sleep clock input | | AIO[2] | Vref output. Must be decoupled | Table 8.11: PIO Defaults #### **Important Note:** CSR cannot guarantee that these terminal functions remain the same. Please refer to the software release note for the implementation of these PIO lines, since they are firmware build specific. #### 8.10 I<sup>2</sup>C Interface PIO[8:6] can be used to form a Master I<sup>2</sup>C interface. The interface is formed using software to drive these lines. Therefore it is suited only to relatively slow functions such as driving a dot matrix liquid crystal display (LCD), keyboard scanner or EEPROM. #### Notes: PIO lines need to be pulled-up through $2.2k\Omega$ resistors. PIO[7:6] dual functions, UART bypass and EEPROM support, therefore devices using an EEPROM cannot support UART bypass mode. For connection to EEPROMs, refer to CSR documentation on I<sup>2</sup>C EEPROMS for use with BlueCore. This provides information on the type of devices which are currently supported. Figure 8.33: Example EEPROM Connection #### 8.11 TCXO Enable OR Function An OR function exists for clock enable signals from a host controller and BlueCore3-Multimedia External where either device can turn on the clock without having to wake up the other device. PIO[3] can be used as the Host clock enables input and PIO[2] can be used as the OR output with the TCXO enable signal from BlueCore3-Multimedia External. Figure 8.34: Example TXCO Enable OR Function On reset and up to the time the PIO has been configured, PIO[2] will be tri-stated. Therefore, the developer must ensure that the circuitry connected to this pin is pulled via a $470 \mathrm{k}\Omega$ resistor to the appropriate power rail. This ensures that the TCXO is oscillating at start up. #### 8.12 RESET and RESETB BlueCore3-Multimedia External may be reset from several sources: RESET or RESETB pins, power on reset, a UART break character or via a software configured watchdog timer. The RESET pin is an active high reset and is internally filtered using the internal low frequency clock oscillator. A reset will be performed between 1.5 and 4.0ms following RESET being active. It is recommended that RESET be applied for a period greater than 5ms. The RESETB pin is the active low version of RESET and is 'ORed' on chip with the active high RESET with either causing the reset function. The power on reset occurs when the VDD\_CORE supply falls below typically 1.5V and is released when VDD\_CORE rises above typically 1.6V. At reset the digital I/O pins are set to inputs for bi-directional pins and outputs are tristated. The PIOs have weak pull-downs. Following a reset, BlueCore3-Multimedia External assumes the maximum XTAL\_IN frequency, which ensures that the internal clocks run at a safe (low) frequency until BlueCore-Multimedia is configured for the actual XTAL\_IN frequency. If no clock is present at XTAL\_IN, the oscillator in BlueCore3-Multimedia External free runs, again at a safe frequency. #### 8.12.1 Pin States on Reset Table 8.12 shows the pin states of BlueCore3-Multimedia External on reset. | Pin Name | State: BlueCore3-Multimedia External | |-----------|---------------------------------------| | PIO[11:0] | Input with weak pull-down | | PCM_OUT | Tri-stated with weak pull-down | | PCM_IN | Input with weak pull-down | | PCM_SYNC | Input with weak pull-down | | PCM_CLK | Input with weak pull-down | | UART_TX | Output tri-stated with weak pull-up | | UART_RX | Input with weak pull-down | | UART_RTS | Output tri-stated with weak pull-up | | UART_CTS | Input with weak pull-down | | USB_DP | Input with weak pull-down | | USB_DN | Input with weak pull-down | | SPI_CSB | Input with weak pull-up | | SPI_CLK | Input with weak pull-down | | SPI_MOSI | Input with weak pull-down | | SPI_MISO | Output tri-stated with weak pull-down | | AIO[3:0] | Output, driving low | | RESET | Input with weak pull-down | | RESETB | Input with weak pull-up | | TEST_EN | Input with strong pull-down | | AUX_DAC | High impedance | | TX_A | High impedance | | TX_B | High impedance | | RX_IN | High impedance | | XTAL_IN | High impedance, 250k to XTAL_OUT | | XTAL_OUT | High impedance, 250k to XTAL_IN | Table 8.12: Pin States of BlueCore3-Multimedia External on Reset # 8.12.2 Status after Reset The chip status after a reset is as follows: - Warm Reset: Baud rate and RAM data remain available - Cold Reset<sup>(1)</sup>: Baud rate and RAM data not available #### Note: - (1) Cold Reset consititutes one of the following: - Power cycle - System reset (firmware fault code) - Reset signal, see Section 8.12 # 8.13 Power Supply ## 8.13.1 Voltage Regulator An on-chip linear voltage regulator can be used to power the 1.8V dependent supplies. It is advised that a smoothing circuit using a $2.2\mu F$ low ESR capacitor and $2.2\Omega$ resistor be placed on the output VDD\_ANA adjacent to VREG IN. The regulator is switched into a low power mode when the device is sent into deep sleep mode. When the on chip regulator is not required VDD\_ANA is a 1.8V input and VREG\_IN must be either open circuit or tied to VDD\_ANA. ## 8.13.2 Sequencing It is recommended that VDD\_CORE, VDD\_RADIO, VDD\_LO and VDD\_ANA be powered at the same time. The order of powering supplies for VDD\_CORE, VDD\_PIO, VDD\_PADS and VDD\_USB is not important. However if VDD\_CORE is not present, all inputs have a weak pull-down irrespective of the reset state. # 8.13.3 Sensitivity to Disturbances It is recommended that if you are supplying BlueCore3-Multimedia External from an external voltage source that VDD\_LO, VDD\_ANA and VDD\_RADIO should have less than 10mV rms noise levels between 0 to 10MHz. Single tone frequencies are also to be avoided. A simple RC filter is recommended for VDD\_CORE as this reduces transients put back onto the power supply rails. The remaining supplies VDD\_MEM, VDD\_PIO, VDD\_PADS and VDD\_USB can be connected together with the VREG\_IN to the 3.3V supply and simply decoupled as shown in Figure 11.10.1. The transient response of the regulator is also important. At the start of a packet, power consumption will jump to high levels, see average current consumption section. The regulator should have a response time of $20\mu s$ or less, it is essential that the power rail recovers quickly. # 9 Typical Audio CODEC Performance # 9.1 Output Figure 10.9.1: Relative Level of 2<sup>nd</sup> Harmonic to Fundamental, $P_L$ = 600 $\Omega$ Figure 10.9.2: Relative Level of 3rd Harmonic to Fundamental, $P_L = 600\Omega$ #### Note: Signal below full scale – 7dB are below measurement system's noise floor. Figure 10.9.3: Relative Level of $2^{nd}$ Harmonic to Fundamental, $P_L = 32\Omega$ Figure 10.9.4: Relative Level of 3<sup>rd</sup> Harmonic to Fundamental, $P_L = 32\Omega$ Figure 10.9.5: Relative Level of $2^{nd}$ Harmonic to Fundamental, $P_L = 22\Omega$ Figure 10.9.6: Relative Level of $3^{rd}$ Harmonic to Fundamental, $P_L = 22\Omega$ Figure 10.9.7: Noise Floor Figure 10.9.8: THD+N # 10 Application Schematic Figure 11.10.1: Application Circuit for Radio Characteristics Specification with 7 x 7 VFBGA Package # 11 Package Dimensions # 11.1 7 x 7 VFBGA 120-Ball Package | | - 1 40 40 | | | | | | | |-----|--------------------------------|-------------|------|-------------|-----------------------------------------------------------|------------|---------| | | Packa | ge: 7 x 7 > | 1mm | 0.5m | m Pitch 120 | Ball VFBGA | | | DIM | MIN | TYP | MAX | | NOTES | | | | Α | - | | 1 | | | | | | A1 | 0.18 | | 0.28 | Æ | DIMENSION 6 IS MEA<br>SOLDER BALL DIAMI<br>DATUM PLANE Z. | | | | A2 | | 0.21 REF | | | | | | | А3 | | 0.45 REF | | <u>^</u> 2\ | DATUM Z IS DEFINED | BY THE SP | HERICAL | | 1 | | 0.40 KEI | | | CROWNS OF THE SC | LDER BALL | .S | | b | 0.27 | | 0.37 | | | | | | D | | 7 BSC | | <u>3</u> | PARALLELISM MEAS<br>EXCLUDE ANY EFFE<br>SURFACE OF PACKA | CT OF MARI | | | E | | 7 BSC | | | | | | | е | | 0.5 BSC | | | | | | | D1 | | 6 BSC | | | | | | | E1 | | 6 BSC | | | | | | | | VFBGA 120 BALLS | | | | | UNIT | | | | 7 x 7 x 1 mm<br>(JEDEC-MO-225) | | | | | ММ | | Figure 12.11.1: BlueCore3-Multimedia External 120-Ball VFBGA Package Dimensions # 12 Solder Profiles The soldering profile depends on various parameters necessitating a set up for each application. The data here is given only for guidance on solder re-flow. There are four zones: - 1. Preheat Zone This zone raises the temperature at a controlled rate, typically 1-2.5°C/s. - Equilibrium Zone This zone brings the board to a uniform temperature and also activates the flux. The duration in this zone (typically 2-3 minutes) will need to be adjusted to optimise the out gassing of the flux. - 3. **Reflow Zone** The peak temperature should be high enough to achieve good wetting but not so high as to cause component discoloration or damage. Excessive soldering time can lead to intermetallic growth which can result in a brittle joint. - 4. **Cooling Zone** The cooling rate should be fast, to keep the solder grains small which will give a longer lasting joint. Typical rates will be 2-5°C/s. #### 12.1 Solder Re-flow Profile for Devices with Lead-Free Solder Balls Composition of the solder ball: Sn 95.5%, Ag 4.0%, Cu 0.5% Figure 13.12.1: Typical Lead-Free Re-flow Solder Profile Key features of the profile: - Initial Ramp = 1-2.5°C/sec to 175°C±25°C equilibrium - Equilibrium time = 60 to 180 seconds - Ramp to Maximum temperature (250°C) = 3°C/sec max. - Time above liquidus temperature (217°C): 45-90 seconds - Device absolute maximum reflow temperature: 260°C Devices will withstand the specified profile. Lead-free devices will withstand up to 5 reflows to a maximum temperature of 260°C. # 13 Ordering Information # 13.1 BlueCore3-Multimedia External | Interface Version | Package | | | Order Number | |-------------------|-----------------------------|-------------|-----------------|---------------------------------| | interface version | Туре | Size | Shipment Method | Order Number | | UART and USB | 120-Ball VFBGA<br>(Pb free) | 7 x 7 x 1mm | Tape and reel | BC352239A-IVQ-E4 <sup>(1)</sup> | #### **Minimum Order Quantity** 2kpcs Taped and Reeled Note: <sup>(1)</sup> Until BlueCore3-Multimedia External reaches Production status order number is BC352239AES-IVQ-E4. # 14 Contact Information # 深圳市诚至微科技有限公司 电话: 0755-83328582 CSR plc Churchill House Cambridge Business Park Cowley Road Cambridge CB4 0WZ United Kingdom Tel: +44 (0) 1223 692 000 Fax: +44 (0) 1223 692 001 e-mail: sales@csr.com CSR Japan CSR KK 9F Kojimachi KS Square 5-3-3, Kojimachi, Chiyoda-ku, Tokyo 102-0083 Japan Tel: +81-3-5276-2911 Fax: +81-3-5276-2915 e-mail: sales@csr.com CSR Korea Rm. 1111 Keumgang Venturetel, #1108 Beesan-dong, Dong An-ku, Anyang-city, Kyunggi-do 431-050, Korea Tel: +82 31 389 0541 Fax: +82 31 389 0545 e-mail: sales@csr.com CSR Denmark Novi Science Park Niels Jernes Vej 10 9220 Aalborg East Denmark Tel: +45 72 200 380 Fax: +45 96 354 599 e-mail: sales@csr.com **CSR Taiwan** Rm6A,6F, No. 118, Hsing-Shan Rd., NeiHu, Taipei, Taiwan, R.O.C. Tel: +886 2 7721 5588 101. 1000 2 7721 0000 Fax: +886 2 7721 5589 e-mail: sales@csr.com CSR U.S. 1651 N. Collins Blvd. Suite 210 Richardson TX75080 Tel: +1 (972) 238 2300 Fax: +1 (972) 231 1440 e-mail: sales@csr.com To contact a CSR representative, go to http://www.csr.com/contacts.htm # 15 Document References | Document: | Reference, Date: | | |-------------------------------------------------------------|-----------------------------------|--| | Specification of the Bluetooth System | v1.2, 05 November 2003 | | | Universal Serial Bus Specification | v2.0, 27 April 2000 | | | Selection of I <sup>2</sup> C EEPROMS for Use with BlueCore | bcore-an-008Pb, 30 September 2003 | | | Selection of Flash Memory for Use with BlueCore | bcore-an-001Pd, 30 March 2004 | | # **Acronyms and Definitions** | BlueCore™ | Group term for CSR's range of Bluetooth chips | | | |---------------|------------------------------------------------------------------------------------------|--|--| | Bluetooth™ | Set of technologies providing audio and data transfer over short-range radio connections | | | | CSR | Cambridge Silicon Radio | | | | ACL | Asynchronous Connection-Less. A Bluetooth data packet. | | | | ADC | Analogue to Digital Converter | | | | AGC | Automatic Gain Control | | | | A-law | Audio encoding standard | | | | API | Application Programming Interface | | | | ASIC | Application Specific Integrated Circuit | | | | BCSP | BlueCore™ Serial Protocol | | | | BER | Bit Error Rate. Used to measure the quality of a link | | | | BIST | Built-In Self-Test | | | | BMC | Burst Mode Controller | | | | CFI | Common Flash Interface | | | | CMOS | Complementary Metal Oxide Semiconductor | | | | CODEC | Coder Decoder | | | | CQDDR | Channel Quality Driven Data Rate | | | | CSB | Chip Select (Active Low) | | | | CSR | Cambridge Silicon Radio | | | | CTS | Clear to Send | | | | CVSD | Continuous Variable Slope Delta Modulation | | | | DAC | Digital to Analogue Converter | | | | dBm | Decibels relative to 1mW | | | | DC | Direct Current | | | | DFU | Device Firmware Upgrade | | | | DSP | Digital Signal Processor | | | | ESR | Equivalent Series Resistance | | | | FIR | Finite Impulse Response | | | | FSK | Frequency Shift Keying | | | | GSM | Global System for Mobile communications | | | | HCI | Host Controller Interface | | | | IQ Modulation | In-Phase and Quadrature Modulation | | | | IF | Intermediate Frequency | | | | IIR | Infinite Impulse Response | | | | ISDN | Integrated Services Digital Network | | | | ISM | Industrial, Scientific and Medical | | | | ksps | KiloSamples Per Second | | | | L2CAP | Logical Link Control and Adaptation Protocol (protocol layer) | | | | LC | Link Controller | | | | LCD | Liquid Crystal Display | | | | LFBGA | Low profile Fine Ball Grid Array | | | | LJ | Left-Justified | | | | LNA | Low Noise Amplifier | | | | LDE | Law Dage Filter | | | |----------|-------------------------------------------------------------------------------------------------------|--|--| | LPF | Low Pass Filter | | | | LSB | Least-Significant Bit | | | | MCU | MicroController Unit | | | | μ-law | Audio Encoding Standard | | | | MIPS | Million Instructions Per Second | | | | MMU | Memory Management Unit | | | | MISO | Master In Serial Out | | | | OHCI | Open Host Controller Interface | | | | PA | Power Amplifier | | | | PCM | Pulse Code Modulation. Refers to digital voice data | | | | PIO | Parallel Input Output | | | | PLL | Phase Lock Loop | | | | ppm | parts per million | | | | PS Key | Persistent Store Key | | | | RAM | Random Access Memory | | | | REB | Read enable (Active Low) | | | | REF | Reference. Represents dimension for reference use only. | | | | RF == | Radio Frequency | | | | RFCOMM | Protocol layer providing serial port emulation over L2CAP | | | | RISC | Reduced Instruction Set Computer | | | | RJ | Right-Justified | | | | rms | root mean squared | | | | RoHS | The Restriction of Hazardous Substances in Electrical and Electronic Equipment Directive (2002/95/EC) | | | | RSSI | Receive Signal Strength Indication | | | | RTS | Ready To Send | | | | RX | Receive or Receiver | | | | SCO | Synchronous Connection-Oriented. Voice oriented Bluetooth packet | | | | SD | Secure Digital | | | | SDK | Software Development Kit | | | | SDP | Service Discovery Protocol | | | | SIG | Special Interest Group | | | | SPI | Serial Peripheral Interface | | | | SSI | Signal Strength Indication | | | | TBD | To Be Defined | | | | TX | Transmit or Transmitter | | | | UART | Universal Asynchronous Receiver Transmitter | | | | USB | Universal Serial Bus or Upper Side Band (depending on context) | | | | VCO | Voltage Controlled Oscillator | | | | VFBGA | Very Fine Ball Grid Array | | | | VM | Virtual Machine | | | | W-CDMA | Wideband Code Division Multiple Access | | | | WEB | Write Enable (Active Low) | | | | www | world wide web | | | | VV VV VV | World Wide Web | | | # **Record of Changes** | Date: | Revision | Reason for Change: | | |---------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 19FEB04 | а | Original publication of this document. (CSR reference: BC352239A-ds-001Pa) | | | 11AUG04 | b | Update to external memory section. | | | | | Update to power consumption table, to include 'Digital audio processing subsystem' figure. Datasheet still at Advance Information status. | | | 15NOV04 | С | Added typical audio CODEC performance data. Updated application schematic. Added the following sub-sections: 8.1.2: Transmit Port Impedances for 7 x 7 VFBGA Package (2.4-2.5GHz vs. Temperature) 8.1.3: Receive Port Impedances for 7 x 7 VFBGA Package (2.4-2.5GHz vs. Temperature) 8.1.4: Transmit S Parameters 8.1.5:Balanced Receive S Parameters Data Book and Data Sheet now have Production Information status. | | # BlueCore™3-Multimedia External **Product Data Sheet** BC352239A-ds-001Pc November 2004